blob: 624e362954f2b99fd812e5f841d0a624b204a5da [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +02004 select ARCH_X86
Aamir Bohradd7acaa2020-03-25 11:36:22 +05305 select BOOT_DEVICE_SUPPORTS_WRITES
6 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +05307 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +05308 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +02009 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053010 select COS_MAPPED_TO_MSB
Subrata Banik34f26b22022-02-10 12:38:02 +053011 select DISPLAY_FSP_VERSION_INFO_2
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010012 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060013 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053014 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053015 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohradd7acaa2020-03-25 11:36:22 +053016 select GENERIC_GPIO_LIB
Subrata Banik4225a792022-12-19 18:24:13 +053017 select HAVE_DPTF_EISA_HID
Aamir Bohradd7acaa2020-03-25 11:36:22 +053018 select HAVE_FSP_GOP
19 select INTEL_DESCRIPTOR_MODE_CAPABLE
20 select HAVE_SMI_HANDLER
Subrata Banik34f26b22022-02-10 12:38:02 +053021 select HECI_DISABLE_USING_SMM if DISABLE_HECI1_AT_PRE_BOOT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053022 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080023 select INTEL_CAR_NEM_ENHANCED
Aamir Bohradd7acaa2020-03-25 11:36:22 +053024 select INTEL_GMA_ACPI
25 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053026 select MP_SERVICES_PPI_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053027 select MRC_SETTINGS_PROTECT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053028 select PARALLEL_MP_AP_WORK
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053029 select PLATFORM_USES_FSP2_2
Aamir Bohradd7acaa2020-03-25 11:36:22 +053030 select PMC_GLOBAL_RESET_ENABLE_LOCK
Aamir Bohradd7acaa2020-03-25 11:36:22 +053031 select SOC_INTEL_COMMON
32 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
33 select SOC_INTEL_COMMON_BLOCK
34 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010035 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010036 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010037 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak77b36ab2021-07-01 08:44:14 -060038 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
Subrata Banik21974ab2020-10-31 21:40:43 +053039 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohradd7acaa2020-03-25 11:36:22 +053040 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070041 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053042 select SOC_INTEL_COMMON_BLOCK_CPU
43 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010044 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053045 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
46 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
47 select SOC_INTEL_COMMON_BLOCK_HDA
Dinesh Gehlotb17f9e62023-02-20 13:41:21 +000048 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_13
Aamir Bohradd7acaa2020-03-25 11:36:22 +053049 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070050 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053051 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053052 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053053 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Karthikeyan Ramasubramanianaf0d5162020-11-04 17:05:35 -070054 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053055 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020056 select SOC_INTEL_COMMON_PCH_CLIENT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053057 select SOC_INTEL_COMMON_RESET
Subrata Banikbed82b02022-11-24 21:02:00 +053058 select SOC_INTEL_CSE_SEND_EOP_LATE
Tim Wawrzynczak82eaa212021-06-17 12:44:36 -060059 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053060 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Aamir Bohradd7acaa2020-03-25 11:36:22 +053061 select SSE2
62 select SUPPORT_CPU_UCODE_IN_CBFS
63 select TSC_MONOTONIC_TIMER
64 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053065 select UDK_202005_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053066 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
67 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
68 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Matt DeVillier3e4f5862023-09-21 13:56:44 -050069 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Elyes Haouas09f7d672023-07-21 07:48:40 +020070 help
71 Intel Jasperlake support
72
73if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053074
75config DCACHE_RAM_BASE
76 default 0xfef00000
77
78config DCACHE_RAM_SIZE
79 default 0x80000
80 help
81 The size of the cache-as-ram region required during bootblock
82 and/or romstage.
83
84config DCACHE_BSP_STACK_SIZE
85 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053086 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053087 help
88 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053089 other stages. In the case of FSP_USES_CB_STACK default value
90 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
91 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053092
93config FSP_TEMP_RAM_SIZE
94 hex
95 default 0x20000
96 help
97 The amount of anticipated heap usage in CAR by FSP.
98 Refer to Platform FSP integration guide document to know
99 the exact FSP requirement for Heap setup.
100
101config IFD_CHIPSET
102 string
Aamir Bohra512b77a2020-03-25 13:20:34 +0530103 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530104
105config IED_REGION_SIZE
106 hex
107 default 0x400000
108
Patrick Georgiacbc4912023-11-06 17:22:34 +0000109config HEAP_SIZE
110 hex
111 default 0x8000
112
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530113config MAX_ROOT_PORTS
114 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530115 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530116
Rizwan Qureshia9794602021-04-08 20:31:47 +0530117config MAX_PCIE_CLOCK_SRC
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530118 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530119 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530120
121config SMM_TSEG_SIZE
122 hex
123 default 0x800000
124
125config SMM_RESERVED_SIZE
126 hex
127 default 0x200000
128
129config PCR_BASE_ADDRESS
130 hex
131 default 0xfd000000
132 help
133 This option allows you to select MMIO Base Address of sideband bus.
134
Shelley Chen4e9bb332021-10-20 15:43:45 -0700135config ECAM_MMCONF_BASE_ADDRESS
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530136 default 0xc0000000
137
138config CPU_BCLK_MHZ
139 int
140 default 100
141
142config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
143 int
144 default 120
145
146config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
147 int
148 default 133
149
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200150config CPU_XTAL_HZ
151 default 38400000
152
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530153config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
154 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530155 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530156
157config SOC_INTEL_I2C_DEV_MAX
158 int
159 default 6
160
161config SOC_INTEL_UART_DEV_MAX
162 int
163 default 3
164
165config CONSOLE_UART_BASE_ADDRESS
166 hex
167 default 0xfe032000
168 depends on INTEL_LPSS_UART_FOR_CONSOLE
169
170# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200171# Baudrate = (UART source clock * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530172# JSL UART source clock: 100MHz
173config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
174 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530175 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530176
177config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
178 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530179 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530180
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530181config VBOOT
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530182 select VBOOT_MUST_REQUEST_DISPLAY
183 select VBOOT_STARTS_IN_BOOTBLOCK
184 select VBOOT_VBNV_CMOS
185 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
186
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530187config CBFS_SIZE
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530188 default 0x200000
189
190config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530191 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530192
193config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530194 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530195
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530196config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530197 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530198 # USB DBC is more common for developers so make this default to 3 if
199 # SOC_INTEL_DEBUG_CONSENT=y
200 default 3 if SOC_INTEL_DEBUG_CONSENT
201 default 0
202 help
203 This is to control debug interface on SOC.
204 Setting non-zero value will allow to use DBC or DCI to debug SOC.
205 PlatformDebugConsent in FspmUpd.h has the details.
206
207 Desired platform debug type are
208 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
209 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
210 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530211
212config PRERAM_CBMEM_CONSOLE_SIZE
213 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530214 default 0x1400
Matt DeVilliere30d2042023-01-23 10:23:55 -0600215
216config INTEL_GMA_BCLV_OFFSET
217 default 0xc8258
218
219config INTEL_GMA_BCLV_WIDTH
220 default 32
221
222config INTEL_GMA_BCLM_OFFSET
223 default 0xc8254
224
225config INTEL_GMA_BCLM_WIDTH
226 default 32
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530227endif