blob: e84add0644e8baa3389c4d7c4d85c1d56c185626 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060018 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053019 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohradd7acaa2020-03-25 11:36:22 +053021 select GENERIC_GPIO_LIB
22 select HAVE_FSP_GOP
23 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
26 select INTEL_GMA_ACPI
27 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
28 select IOAPIC
29 select MRC_SETTINGS_PROTECT
30 select PARALLEL_MP
31 select PARALLEL_MP_AP_WORK
32 select MICROCODE_BLOB_UNDISCLOSED
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053033 select PLATFORM_USES_FSP2_2
Jonathan Zhang01e38552020-06-17 16:03:18 -070034 select FSP_PEIM_TO_PEIM_INTERFACE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053035 select REG_SCRIPT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053036 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053037 select PMC_LOW_POWER_MODE_PROGRAM
Aamir Bohradd7acaa2020-03-25 11:36:22 +053038 select SOC_INTEL_COMMON
39 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
40 select SOC_INTEL_COMMON_BLOCK
41 select SOC_INTEL_COMMON_BLOCK_ACPI
Subrata Banik21974ab2020-10-31 21:40:43 +053042 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohradd7acaa2020-03-25 11:36:22 +053043 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070044 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053045 select SOC_INTEL_COMMON_BLOCK_CPU
46 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
47 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
48 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
49 select SOC_INTEL_COMMON_BLOCK_HDA
50 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070051 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053052 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053053 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053054 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053055 select SOC_INTEL_COMMON_FSP_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053056 select SOC_INTEL_COMMON_PCH_BASE
57 select SOC_INTEL_COMMON_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053058 select SSE2
59 select SUPPORT_CPU_UCODE_IN_CBFS
60 select TSC_MONOTONIC_TIMER
61 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053062 select UDK_202005_BINDING
Aamir Bohra522ba1b2020-07-22 14:15:36 +053063 select USE_CAR_NEM_ENHANCED_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053064 select DISPLAY_FSP_VERSION_INFO
65 select HECI_DISABLE_USING_SMM
66
67config DCACHE_RAM_BASE
68 default 0xfef00000
69
70config DCACHE_RAM_SIZE
71 default 0x80000
72 help
73 The size of the cache-as-ram region required during bootblock
74 and/or romstage.
75
76config DCACHE_BSP_STACK_SIZE
77 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053078 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053079 help
80 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053081 other stages. In the case of FSP_USES_CB_STACK default value
82 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
83 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053084
85config FSP_TEMP_RAM_SIZE
86 hex
87 default 0x20000
88 help
89 The amount of anticipated heap usage in CAR by FSP.
90 Refer to Platform FSP integration guide document to know
91 the exact FSP requirement for Heap setup.
92
93config IFD_CHIPSET
94 string
Aamir Bohra512b77a2020-03-25 13:20:34 +053095 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +053096
97config IED_REGION_SIZE
98 hex
99 default 0x400000
100
101config HEAP_SIZE
102 hex
103 default 0x8000
104
105config MAX_ROOT_PORTS
106 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530107 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530108
109config MAX_PCIE_CLOCKS
110 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530111 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530112
113config SMM_TSEG_SIZE
114 hex
115 default 0x800000
116
117config SMM_RESERVED_SIZE
118 hex
119 default 0x200000
120
121config PCR_BASE_ADDRESS
122 hex
123 default 0xfd000000
124 help
125 This option allows you to select MMIO Base Address of sideband bus.
126
127config MMCONF_BASE_ADDRESS
128 hex
129 default 0xc0000000
130
131config CPU_BCLK_MHZ
132 int
133 default 100
134
135config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
136 int
137 default 120
138
139config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
140 int
141 default 133
142
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200143config CPU_XTAL_HZ
144 default 38400000
145
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530146config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
147 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530148 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530149
150config SOC_INTEL_I2C_DEV_MAX
151 int
152 default 6
153
154config SOC_INTEL_UART_DEV_MAX
155 int
156 default 3
157
158config CONSOLE_UART_BASE_ADDRESS
159 hex
160 default 0xfe032000
161 depends on INTEL_LPSS_UART_FOR_CONSOLE
162
163# Clock divider parameters for 115200 baud rate
164# Baudrate = (UART source clcok * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530165# JSL UART source clock: 100MHz
166config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
167 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530168 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530169
170config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
171 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530172 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530173
174config CHROMEOS
175 select CHROMEOS_RAMOOPS_DYNAMIC
176
177config VBOOT
178 select VBOOT_SEPARATE_VERSTAGE
179 select VBOOT_MUST_REQUEST_DISPLAY
180 select VBOOT_STARTS_IN_BOOTBLOCK
181 select VBOOT_VBNV_CMOS
182 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
183
184config C_ENV_BOOTBLOCK_SIZE
185 hex
186 default 0xC000
187
188config CBFS_SIZE
189 hex
190 default 0x200000
191
192config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530193 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530194
195config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530196 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530197
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530198config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530199 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530200 # USB DBC is more common for developers so make this default to 3 if
201 # SOC_INTEL_DEBUG_CONSENT=y
202 default 3 if SOC_INTEL_DEBUG_CONSENT
203 default 0
204 help
205 This is to control debug interface on SOC.
206 Setting non-zero value will allow to use DBC or DCI to debug SOC.
207 PlatformDebugConsent in FspmUpd.h has the details.
208
209 Desired platform debug type are
210 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
211 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
212 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530213
214config PRERAM_CBMEM_CONSOLE_SIZE
215 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530216 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530217endif