blob: 80fc164284d3fe5c8cf0d01b4315cbbd2e8562f1 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060018 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053019 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohradd7acaa2020-03-25 11:36:22 +053021 select GENERIC_GPIO_LIB
22 select HAVE_FSP_GOP
23 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080026 select INTEL_CAR_NEM_ENHANCED
Aamir Bohradd7acaa2020-03-25 11:36:22 +053027 select INTEL_GMA_ACPI
28 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
29 select IOAPIC
Aamir Bohra30cca6c2021-02-04 20:57:51 +053030 select MP_SERVICES_PPI_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053031 select MRC_SETTINGS_PROTECT
32 select PARALLEL_MP
33 select PARALLEL_MP_AP_WORK
34 select MICROCODE_BLOB_UNDISCLOSED
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053035 select PLATFORM_USES_FSP2_2
Aamir Bohradd7acaa2020-03-25 11:36:22 +053036 select REG_SCRIPT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053037 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053038 select PMC_LOW_POWER_MODE_PROGRAM
Aamir Bohradd7acaa2020-03-25 11:36:22 +053039 select SOC_INTEL_COMMON
40 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
41 select SOC_INTEL_COMMON_BLOCK
42 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010043 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010044 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banik21974ab2020-10-31 21:40:43 +053045 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohradd7acaa2020-03-25 11:36:22 +053046 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070047 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053048 select SOC_INTEL_COMMON_BLOCK_CPU
49 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010050 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053051 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
52 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
53 select SOC_INTEL_COMMON_BLOCK_HDA
54 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070055 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053056 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053057 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053058 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Karthikeyan Ramasubramanianaf0d5162020-11-04 17:05:35 -070059 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053060 select SOC_INTEL_COMMON_FSP_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053061 select SOC_INTEL_COMMON_PCH_BASE
62 select SOC_INTEL_COMMON_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053063 select SSE2
64 select SUPPORT_CPU_UCODE_IN_CBFS
65 select TSC_MONOTONIC_TIMER
66 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053067 select UDK_202005_BINDING
Aamir Bohradd7acaa2020-03-25 11:36:22 +053068 select DISPLAY_FSP_VERSION_INFO
69 select HECI_DISABLE_USING_SMM
70
71config DCACHE_RAM_BASE
72 default 0xfef00000
73
74config DCACHE_RAM_SIZE
75 default 0x80000
76 help
77 The size of the cache-as-ram region required during bootblock
78 and/or romstage.
79
80config DCACHE_BSP_STACK_SIZE
81 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053082 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053083 help
84 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053085 other stages. In the case of FSP_USES_CB_STACK default value
86 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
87 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053088
89config FSP_TEMP_RAM_SIZE
90 hex
91 default 0x20000
92 help
93 The amount of anticipated heap usage in CAR by FSP.
94 Refer to Platform FSP integration guide document to know
95 the exact FSP requirement for Heap setup.
96
97config IFD_CHIPSET
98 string
Aamir Bohra512b77a2020-03-25 13:20:34 +053099 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530100
101config IED_REGION_SIZE
102 hex
103 default 0x400000
104
105config HEAP_SIZE
106 hex
107 default 0x8000
108
109config MAX_ROOT_PORTS
110 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530111 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530112
Rizwan Qureshia9794602021-04-08 20:31:47 +0530113config MAX_PCIE_CLOCK_SRC
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530114 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530115 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530116
117config SMM_TSEG_SIZE
118 hex
119 default 0x800000
120
121config SMM_RESERVED_SIZE
122 hex
123 default 0x200000
124
125config PCR_BASE_ADDRESS
126 hex
127 default 0xfd000000
128 help
129 This option allows you to select MMIO Base Address of sideband bus.
130
131config MMCONF_BASE_ADDRESS
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530132 default 0xc0000000
133
134config CPU_BCLK_MHZ
135 int
136 default 100
137
138config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
139 int
140 default 120
141
142config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
143 int
144 default 133
145
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200146config CPU_XTAL_HZ
147 default 38400000
148
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530149config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
150 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530151 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530152
153config SOC_INTEL_I2C_DEV_MAX
154 int
155 default 6
156
157config SOC_INTEL_UART_DEV_MAX
158 int
159 default 3
160
161config CONSOLE_UART_BASE_ADDRESS
162 hex
163 default 0xfe032000
164 depends on INTEL_LPSS_UART_FOR_CONSOLE
165
166# Clock divider parameters for 115200 baud rate
167# Baudrate = (UART source clcok * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530168# JSL UART source clock: 100MHz
169config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
170 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530171 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530172
173config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
174 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530175 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530176
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530177config VBOOT
178 select VBOOT_SEPARATE_VERSTAGE
179 select VBOOT_MUST_REQUEST_DISPLAY
180 select VBOOT_STARTS_IN_BOOTBLOCK
181 select VBOOT_VBNV_CMOS
182 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
183
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530184config CBFS_SIZE
185 hex
186 default 0x200000
187
188config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530189 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530190
191config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530192 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530193
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530194config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530195 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530196 # USB DBC is more common for developers so make this default to 3 if
197 # SOC_INTEL_DEBUG_CONSENT=y
198 default 3 if SOC_INTEL_DEBUG_CONSENT
199 default 0
200 help
201 This is to control debug interface on SOC.
202 Setting non-zero value will allow to use DBC or DCI to debug SOC.
203 PlatformDebugConsent in FspmUpd.h has the details.
204
205 Desired platform debug type are
206 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
207 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
208 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530209
210config PRERAM_CBMEM_CONSOLE_SIZE
211 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530212 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530213endif