blob: 338c46716c3f91cdd559e91c75eb6e4cccf8b0f6 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020011 select ARCH_X86
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Subrata Banik34f26b22022-02-10 12:38:02 +053018 select DISPLAY_FSP_VERSION_INFO_2
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010019 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060020 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053021 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053022 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohradd7acaa2020-03-25 11:36:22 +053023 select GENERIC_GPIO_LIB
Subrata Banik4225a792022-12-19 18:24:13 +053024 select HAVE_DPTF_EISA_HID
Aamir Bohradd7acaa2020-03-25 11:36:22 +053025 select HAVE_FSP_GOP
26 select INTEL_DESCRIPTOR_MODE_CAPABLE
27 select HAVE_SMI_HANDLER
Subrata Banik34f26b22022-02-10 12:38:02 +053028 select HECI_DISABLE_USING_SMM if DISABLE_HECI1_AT_PRE_BOOT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053029 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080030 select INTEL_CAR_NEM_ENHANCED
Aamir Bohradd7acaa2020-03-25 11:36:22 +053031 select INTEL_GMA_ACPI
32 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053033 select MP_SERVICES_PPI_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053034 select MRC_SETTINGS_PROTECT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053035 select PARALLEL_MP_AP_WORK
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053036 select PLATFORM_USES_FSP2_2
Aamir Bohradd7acaa2020-03-25 11:36:22 +053037 select PMC_GLOBAL_RESET_ENABLE_LOCK
Aamir Bohradd7acaa2020-03-25 11:36:22 +053038 select SOC_INTEL_COMMON
39 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
40 select SOC_INTEL_COMMON_BLOCK
41 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010042 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010043 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010044 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak77b36ab2021-07-01 08:44:14 -060045 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
Subrata Banik21974ab2020-10-31 21:40:43 +053046 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohradd7acaa2020-03-25 11:36:22 +053047 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070048 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053049 select SOC_INTEL_COMMON_BLOCK_CPU
50 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010051 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053052 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
53 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
54 select SOC_INTEL_COMMON_BLOCK_HDA
Dinesh Gehlotb17f9e62023-02-20 13:41:21 +000055 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_13
Aamir Bohradd7acaa2020-03-25 11:36:22 +053056 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070057 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053058 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053059 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053060 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Karthikeyan Ramasubramanianaf0d5162020-11-04 17:05:35 -070061 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053062 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020063 select SOC_INTEL_COMMON_PCH_CLIENT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053064 select SOC_INTEL_COMMON_RESET
Subrata Banikbed82b02022-11-24 21:02:00 +053065 select SOC_INTEL_CSE_SEND_EOP_LATE
Tim Wawrzynczak82eaa212021-06-17 12:44:36 -060066 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053067 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Aamir Bohradd7acaa2020-03-25 11:36:22 +053068 select SSE2
69 select SUPPORT_CPU_UCODE_IN_CBFS
70 select TSC_MONOTONIC_TIMER
71 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053072 select UDK_202005_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053073 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
74 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
75 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Sridhar Siricillaafe55622022-03-16 23:36:30 +053076 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Aamir Bohradd7acaa2020-03-25 11:36:22 +053077
78config DCACHE_RAM_BASE
79 default 0xfef00000
80
81config DCACHE_RAM_SIZE
82 default 0x80000
83 help
84 The size of the cache-as-ram region required during bootblock
85 and/or romstage.
86
87config DCACHE_BSP_STACK_SIZE
88 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053089 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053090 help
91 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053092 other stages. In the case of FSP_USES_CB_STACK default value
93 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
94 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053095
96config FSP_TEMP_RAM_SIZE
97 hex
98 default 0x20000
99 help
100 The amount of anticipated heap usage in CAR by FSP.
101 Refer to Platform FSP integration guide document to know
102 the exact FSP requirement for Heap setup.
103
104config IFD_CHIPSET
105 string
Aamir Bohra512b77a2020-03-25 13:20:34 +0530106 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530107
108config IED_REGION_SIZE
109 hex
110 default 0x400000
111
112config HEAP_SIZE
113 hex
114 default 0x8000
115
116config MAX_ROOT_PORTS
117 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530118 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530119
Rizwan Qureshia9794602021-04-08 20:31:47 +0530120config MAX_PCIE_CLOCK_SRC
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530121 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530122 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530123
124config SMM_TSEG_SIZE
125 hex
126 default 0x800000
127
128config SMM_RESERVED_SIZE
129 hex
130 default 0x200000
131
132config PCR_BASE_ADDRESS
133 hex
134 default 0xfd000000
135 help
136 This option allows you to select MMIO Base Address of sideband bus.
137
Shelley Chen4e9bb332021-10-20 15:43:45 -0700138config ECAM_MMCONF_BASE_ADDRESS
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530139 default 0xc0000000
140
141config CPU_BCLK_MHZ
142 int
143 default 100
144
145config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
146 int
147 default 120
148
149config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
150 int
151 default 133
152
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200153config CPU_XTAL_HZ
154 default 38400000
155
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530156config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
157 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530158 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530159
160config SOC_INTEL_I2C_DEV_MAX
161 int
162 default 6
163
164config SOC_INTEL_UART_DEV_MAX
165 int
166 default 3
167
168config CONSOLE_UART_BASE_ADDRESS
169 hex
170 default 0xfe032000
171 depends on INTEL_LPSS_UART_FOR_CONSOLE
172
173# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200174# Baudrate = (UART source clock * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530175# JSL UART source clock: 100MHz
176config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
177 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530178 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530179
180config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
181 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530182 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530183
Seunghwan Kim024b2bd2021-08-27 18:49:47 +0900184config VBT_DATA_SIZE_KB
185 int
186 default 9
187
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530188config VBOOT
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530189 select VBOOT_MUST_REQUEST_DISPLAY
190 select VBOOT_STARTS_IN_BOOTBLOCK
191 select VBOOT_VBNV_CMOS
192 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
193
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530194config CBFS_SIZE
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530195 default 0x200000
196
197config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530198 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530199
200config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530201 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530202
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530203config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530204 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530205 # USB DBC is more common for developers so make this default to 3 if
206 # SOC_INTEL_DEBUG_CONSENT=y
207 default 3 if SOC_INTEL_DEBUG_CONSENT
208 default 0
209 help
210 This is to control debug interface on SOC.
211 Setting non-zero value will allow to use DBC or DCI to debug SOC.
212 PlatformDebugConsent in FspmUpd.h has the details.
213
214 Desired platform debug type are
215 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
216 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
217 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530218
219config PRERAM_CBMEM_CONSOLE_SIZE
220 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530221 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530222endif