blob: 294f19f87b2d1cf16a585bfe8ae9d9d1b80b37d0 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060018 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053019 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohradd7acaa2020-03-25 11:36:22 +053021 select GENERIC_GPIO_LIB
22 select HAVE_FSP_GOP
23 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
26 select INTEL_GMA_ACPI
27 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
28 select IOAPIC
29 select MRC_SETTINGS_PROTECT
30 select PARALLEL_MP
31 select PARALLEL_MP_AP_WORK
32 select MICROCODE_BLOB_UNDISCLOSED
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053033 select PLATFORM_USES_FSP2_2
Jonathan Zhang01e38552020-06-17 16:03:18 -070034 select FSP_PEIM_TO_PEIM_INTERFACE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053035 select REG_SCRIPT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053036 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053037 select PMC_LOW_POWER_MODE_PROGRAM
Aamir Bohradd7acaa2020-03-25 11:36:22 +053038 select SOC_INTEL_COMMON
39 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
40 select SOC_INTEL_COMMON_BLOCK
41 select SOC_INTEL_COMMON_BLOCK_ACPI
Subrata Banik21974ab2020-10-31 21:40:43 +053042 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohradd7acaa2020-03-25 11:36:22 +053043 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070044 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053045 select SOC_INTEL_COMMON_BLOCK_CPU
46 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
47 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
48 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
49 select SOC_INTEL_COMMON_BLOCK_HDA
50 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070051 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053052 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053053 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053054 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Karthikeyan Ramasubramanianaf0d5162020-11-04 17:05:35 -070055 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053056 select SOC_INTEL_COMMON_FSP_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053057 select SOC_INTEL_COMMON_PCH_BASE
58 select SOC_INTEL_COMMON_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053059 select SSE2
60 select SUPPORT_CPU_UCODE_IN_CBFS
61 select TSC_MONOTONIC_TIMER
62 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053063 select UDK_202005_BINDING
Aamir Bohra522ba1b2020-07-22 14:15:36 +053064 select USE_CAR_NEM_ENHANCED_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053065 select DISPLAY_FSP_VERSION_INFO
66 select HECI_DISABLE_USING_SMM
67
68config DCACHE_RAM_BASE
69 default 0xfef00000
70
71config DCACHE_RAM_SIZE
72 default 0x80000
73 help
74 The size of the cache-as-ram region required during bootblock
75 and/or romstage.
76
77config DCACHE_BSP_STACK_SIZE
78 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053079 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053080 help
81 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053082 other stages. In the case of FSP_USES_CB_STACK default value
83 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
84 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053085
86config FSP_TEMP_RAM_SIZE
87 hex
88 default 0x20000
89 help
90 The amount of anticipated heap usage in CAR by FSP.
91 Refer to Platform FSP integration guide document to know
92 the exact FSP requirement for Heap setup.
93
94config IFD_CHIPSET
95 string
Aamir Bohra512b77a2020-03-25 13:20:34 +053096 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +053097
98config IED_REGION_SIZE
99 hex
100 default 0x400000
101
102config HEAP_SIZE
103 hex
104 default 0x8000
105
106config MAX_ROOT_PORTS
107 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530108 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530109
110config MAX_PCIE_CLOCKS
111 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530112 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530113
114config SMM_TSEG_SIZE
115 hex
116 default 0x800000
117
118config SMM_RESERVED_SIZE
119 hex
120 default 0x200000
121
122config PCR_BASE_ADDRESS
123 hex
124 default 0xfd000000
125 help
126 This option allows you to select MMIO Base Address of sideband bus.
127
128config MMCONF_BASE_ADDRESS
129 hex
130 default 0xc0000000
131
132config CPU_BCLK_MHZ
133 int
134 default 100
135
136config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
137 int
138 default 120
139
140config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
141 int
142 default 133
143
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200144config CPU_XTAL_HZ
145 default 38400000
146
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530147config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
148 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530149 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530150
151config SOC_INTEL_I2C_DEV_MAX
152 int
153 default 6
154
155config SOC_INTEL_UART_DEV_MAX
156 int
157 default 3
158
159config CONSOLE_UART_BASE_ADDRESS
160 hex
161 default 0xfe032000
162 depends on INTEL_LPSS_UART_FOR_CONSOLE
163
164# Clock divider parameters for 115200 baud rate
165# Baudrate = (UART source clcok * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530166# JSL UART source clock: 100MHz
167config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
168 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530169 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530170
171config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
172 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530173 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530174
175config CHROMEOS
176 select CHROMEOS_RAMOOPS_DYNAMIC
177
178config VBOOT
179 select VBOOT_SEPARATE_VERSTAGE
180 select VBOOT_MUST_REQUEST_DISPLAY
181 select VBOOT_STARTS_IN_BOOTBLOCK
182 select VBOOT_VBNV_CMOS
183 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
184
185config C_ENV_BOOTBLOCK_SIZE
186 hex
187 default 0xC000
188
189config CBFS_SIZE
190 hex
191 default 0x200000
192
193config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530194 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530195
196config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530197 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530198
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530199config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530200 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530201 # USB DBC is more common for developers so make this default to 3 if
202 # SOC_INTEL_DEBUG_CONSENT=y
203 default 3 if SOC_INTEL_DEBUG_CONSENT
204 default 0
205 help
206 This is to control debug interface on SOC.
207 Setting non-zero value will allow to use DBC or DCI to debug SOC.
208 PlatformDebugConsent in FspmUpd.h has the details.
209
210 Desired platform debug type are
211 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
212 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
213 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530214
215config PRERAM_CBMEM_CONSOLE_SIZE
216 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530217 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530218endif