blob: 9eb7c836941124b1b7085904855c8ef2e95e2658 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020011 select ARCH_X86
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060018 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053019 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohradd7acaa2020-03-25 11:36:22 +053021 select GENERIC_GPIO_LIB
22 select HAVE_FSP_GOP
23 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080026 select INTEL_CAR_NEM_ENHANCED
Aamir Bohradd7acaa2020-03-25 11:36:22 +053027 select INTEL_GMA_ACPI
28 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
29 select IOAPIC
Aamir Bohra30cca6c2021-02-04 20:57:51 +053030 select MP_SERVICES_PPI_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053031 select MRC_SETTINGS_PROTECT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053032 select PARALLEL_MP_AP_WORK
33 select MICROCODE_BLOB_UNDISCLOSED
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053034 select PLATFORM_USES_FSP2_2
Aamir Bohradd7acaa2020-03-25 11:36:22 +053035 select REG_SCRIPT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053036 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053037 select PMC_LOW_POWER_MODE_PROGRAM
Aamir Bohradd7acaa2020-03-25 11:36:22 +053038 select SOC_INTEL_COMMON
39 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
40 select SOC_INTEL_COMMON_BLOCK
41 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010042 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010043 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak77b36ab2021-07-01 08:44:14 -060044 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
Subrata Banik21974ab2020-10-31 21:40:43 +053045 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohradd7acaa2020-03-25 11:36:22 +053046 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070047 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053048 select SOC_INTEL_COMMON_BLOCK_CPU
49 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010050 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053051 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
52 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
53 select SOC_INTEL_COMMON_BLOCK_HDA
54 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070055 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053056 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053057 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053058 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Karthikeyan Ramasubramanianaf0d5162020-11-04 17:05:35 -070059 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053060 select SOC_INTEL_COMMON_FSP_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053061 select SOC_INTEL_COMMON_PCH_BASE
62 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczak82eaa212021-06-17 12:44:36 -060063 select SOC_INTEL_CSE_SET_EOP
Aamir Bohradd7acaa2020-03-25 11:36:22 +053064 select SSE2
65 select SUPPORT_CPU_UCODE_IN_CBFS
66 select TSC_MONOTONIC_TIMER
67 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053068 select UDK_202005_BINDING
Ronak Kanabar89316b62020-10-01 20:10:47 +053069 select DISPLAY_FSP_VERSION_INFO_2
Aamir Bohradd7acaa2020-03-25 11:36:22 +053070 select HECI_DISABLE_USING_SMM
71
72config DCACHE_RAM_BASE
73 default 0xfef00000
74
75config DCACHE_RAM_SIZE
76 default 0x80000
77 help
78 The size of the cache-as-ram region required during bootblock
79 and/or romstage.
80
81config DCACHE_BSP_STACK_SIZE
82 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053083 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053084 help
85 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053086 other stages. In the case of FSP_USES_CB_STACK default value
87 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
88 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053089
90config FSP_TEMP_RAM_SIZE
91 hex
92 default 0x20000
93 help
94 The amount of anticipated heap usage in CAR by FSP.
95 Refer to Platform FSP integration guide document to know
96 the exact FSP requirement for Heap setup.
97
98config IFD_CHIPSET
99 string
Aamir Bohra512b77a2020-03-25 13:20:34 +0530100 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530101
102config IED_REGION_SIZE
103 hex
104 default 0x400000
105
106config HEAP_SIZE
107 hex
108 default 0x8000
109
110config MAX_ROOT_PORTS
111 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530112 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530113
Rizwan Qureshia9794602021-04-08 20:31:47 +0530114config MAX_PCIE_CLOCK_SRC
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530115 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530116 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530117
118config SMM_TSEG_SIZE
119 hex
120 default 0x800000
121
122config SMM_RESERVED_SIZE
123 hex
124 default 0x200000
125
126config PCR_BASE_ADDRESS
127 hex
128 default 0xfd000000
129 help
130 This option allows you to select MMIO Base Address of sideband bus.
131
132config MMCONF_BASE_ADDRESS
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530133 default 0xc0000000
134
135config CPU_BCLK_MHZ
136 int
137 default 100
138
139config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
140 int
141 default 120
142
143config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
144 int
145 default 133
146
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200147config CPU_XTAL_HZ
148 default 38400000
149
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530150config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
151 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530152 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530153
154config SOC_INTEL_I2C_DEV_MAX
155 int
156 default 6
157
158config SOC_INTEL_UART_DEV_MAX
159 int
160 default 3
161
162config CONSOLE_UART_BASE_ADDRESS
163 hex
164 default 0xfe032000
165 depends on INTEL_LPSS_UART_FOR_CONSOLE
166
167# Clock divider parameters for 115200 baud rate
168# Baudrate = (UART source clcok * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530169# JSL UART source clock: 100MHz
170config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
171 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530172 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530173
174config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
175 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530176 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530177
Seunghwan Kim024b2bd2021-08-27 18:49:47 +0900178config VBT_DATA_SIZE_KB
179 int
180 default 9
181
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530182config VBOOT
183 select VBOOT_SEPARATE_VERSTAGE
184 select VBOOT_MUST_REQUEST_DISPLAY
185 select VBOOT_STARTS_IN_BOOTBLOCK
186 select VBOOT_VBNV_CMOS
187 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
188
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530189config CBFS_SIZE
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530190 default 0x200000
191
192config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530193 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530194
195config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530196 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530197
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530198config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530199 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530200 # USB DBC is more common for developers so make this default to 3 if
201 # SOC_INTEL_DEBUG_CONSENT=y
202 default 3 if SOC_INTEL_DEBUG_CONSENT
203 default 0
204 help
205 This is to control debug interface on SOC.
206 Setting non-zero value will allow to use DBC or DCI to debug SOC.
207 PlatformDebugConsent in FspmUpd.h has the details.
208
209 Desired platform debug type are
210 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
211 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
212 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530213
214config PRERAM_CBMEM_CONSOLE_SIZE
215 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530216 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530217endif