blob: 4ea08377e400f909e3c2a15102128e84844cd980 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060018 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053019 select FSP_M_XIP
20 select GENERIC_GPIO_LIB
21 select HAVE_FSP_GOP
22 select INTEL_DESCRIPTOR_MODE_CAPABLE
23 select HAVE_SMI_HANDLER
24 select IDT_IN_EVERY_STAGE
25 select INTEL_GMA_ACPI
26 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
27 select IOAPIC
28 select MRC_SETTINGS_PROTECT
29 select PARALLEL_MP
30 select PARALLEL_MP_AP_WORK
31 select MICROCODE_BLOB_UNDISCLOSED
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053032 select PLATFORM_USES_FSP2_2
Jonathan Zhang01e38552020-06-17 16:03:18 -070033 select FSP_PEIM_TO_PEIM_INTERFACE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053034 select REG_SCRIPT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053035 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053036 select PMC_LOW_POWER_MODE_PROGRAM
Aamir Bohradd7acaa2020-03-25 11:36:22 +053037 select SOC_INTEL_COMMON
38 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
39 select SOC_INTEL_COMMON_BLOCK
40 select SOC_INTEL_COMMON_BLOCK_ACPI
41 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070042 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053043 select SOC_INTEL_COMMON_BLOCK_CPU
44 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
45 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
46 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
47 select SOC_INTEL_COMMON_BLOCK_HDA
48 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070049 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053050 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053051 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053052 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
53 select SOC_INTEL_COMMON_PCH_BASE
54 select SOC_INTEL_COMMON_RESET
55 select SOC_INTEL_COMMON_BLOCK_CAR
56 select SSE2
57 select SUPPORT_CPU_UCODE_IN_CBFS
58 select TSC_MONOTONIC_TIMER
59 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053060 select UDK_202005_BINDING
Aamir Bohra522ba1b2020-07-22 14:15:36 +053061 select USE_CAR_NEM_ENHANCED_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053062 select DISPLAY_FSP_VERSION_INFO
63 select HECI_DISABLE_USING_SMM
64
65config DCACHE_RAM_BASE
66 default 0xfef00000
67
68config DCACHE_RAM_SIZE
69 default 0x80000
70 help
71 The size of the cache-as-ram region required during bootblock
72 and/or romstage.
73
74config DCACHE_BSP_STACK_SIZE
75 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053076 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053077 help
78 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053079 other stages. In the case of FSP_USES_CB_STACK default value
80 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
81 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053082
83config FSP_TEMP_RAM_SIZE
84 hex
85 default 0x20000
86 help
87 The amount of anticipated heap usage in CAR by FSP.
88 Refer to Platform FSP integration guide document to know
89 the exact FSP requirement for Heap setup.
90
91config IFD_CHIPSET
92 string
Aamir Bohra512b77a2020-03-25 13:20:34 +053093 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +053094
95config IED_REGION_SIZE
96 hex
97 default 0x400000
98
99config HEAP_SIZE
100 hex
101 default 0x8000
102
103config MAX_ROOT_PORTS
104 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530105 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530106
107config MAX_PCIE_CLOCKS
108 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530109 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530110
111config SMM_TSEG_SIZE
112 hex
113 default 0x800000
114
115config SMM_RESERVED_SIZE
116 hex
117 default 0x200000
118
119config PCR_BASE_ADDRESS
120 hex
121 default 0xfd000000
122 help
123 This option allows you to select MMIO Base Address of sideband bus.
124
125config MMCONF_BASE_ADDRESS
126 hex
127 default 0xc0000000
128
129config CPU_BCLK_MHZ
130 int
131 default 100
132
133config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
134 int
135 default 120
136
137config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
138 int
139 default 133
140
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200141config CPU_XTAL_HZ
142 default 38400000
143
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530144config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
145 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530146 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530147
148config SOC_INTEL_I2C_DEV_MAX
149 int
150 default 6
151
152config SOC_INTEL_UART_DEV_MAX
153 int
154 default 3
155
156config CONSOLE_UART_BASE_ADDRESS
157 hex
158 default 0xfe032000
159 depends on INTEL_LPSS_UART_FOR_CONSOLE
160
161# Clock divider parameters for 115200 baud rate
162# Baudrate = (UART source clcok * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530163# JSL UART source clock: 100MHz
164config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
165 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530166 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530167
168config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
169 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530170 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530171
172config CHROMEOS
173 select CHROMEOS_RAMOOPS_DYNAMIC
174
175config VBOOT
176 select VBOOT_SEPARATE_VERSTAGE
177 select VBOOT_MUST_REQUEST_DISPLAY
178 select VBOOT_STARTS_IN_BOOTBLOCK
179 select VBOOT_VBNV_CMOS
180 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
181
182config C_ENV_BOOTBLOCK_SIZE
183 hex
184 default 0xC000
185
186config CBFS_SIZE
187 hex
188 default 0x200000
189
190config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530191 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530192
193config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530194 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530195
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530196config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530197 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530198 # USB DBC is more common for developers so make this default to 3 if
199 # SOC_INTEL_DEBUG_CONSENT=y
200 default 3 if SOC_INTEL_DEBUG_CONSENT
201 default 0
202 help
203 This is to control debug interface on SOC.
204 Setting non-zero value will allow to use DBC or DCI to debug SOC.
205 PlatformDebugConsent in FspmUpd.h has the details.
206
207 Desired platform debug type are
208 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
209 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
210 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530211
212config PRERAM_CBMEM_CONSOLE_SIZE
213 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530214 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530215endif