blob: e2fc4e47b5cc0ac1c46b5b7c17d968e3e1c74343 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020011 select ARCH_X86
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Subrata Banik34f26b22022-02-10 12:38:02 +053018 select DISPLAY_FSP_VERSION_INFO_2
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060019 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053020 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053021 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohradd7acaa2020-03-25 11:36:22 +053022 select GENERIC_GPIO_LIB
23 select HAVE_FSP_GOP
24 select INTEL_DESCRIPTOR_MODE_CAPABLE
25 select HAVE_SMI_HANDLER
Subrata Banik34f26b22022-02-10 12:38:02 +053026 select HECI_DISABLE_USING_SMM if DISABLE_HECI1_AT_PRE_BOOT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053027 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080028 select INTEL_CAR_NEM_ENHANCED
Aamir Bohradd7acaa2020-03-25 11:36:22 +053029 select INTEL_GMA_ACPI
30 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053031 select MP_SERVICES_PPI_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053032 select MRC_SETTINGS_PROTECT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053033 select PARALLEL_MP_AP_WORK
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053034 select PLATFORM_USES_FSP2_2
Aamir Bohradd7acaa2020-03-25 11:36:22 +053035 select PMC_GLOBAL_RESET_ENABLE_LOCK
Aamir Bohradd7acaa2020-03-25 11:36:22 +053036 select SOC_INTEL_COMMON
37 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
38 select SOC_INTEL_COMMON_BLOCK
39 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010040 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010041 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010042 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak77b36ab2021-07-01 08:44:14 -060043 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
Subrata Banik21974ab2020-10-31 21:40:43 +053044 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohradd7acaa2020-03-25 11:36:22 +053045 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070046 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053047 select SOC_INTEL_COMMON_BLOCK_CPU
48 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010049 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053050 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
51 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
52 select SOC_INTEL_COMMON_BLOCK_HDA
53 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070054 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053055 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053056 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053057 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Karthikeyan Ramasubramanianaf0d5162020-11-04 17:05:35 -070058 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053059 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020060 select SOC_INTEL_COMMON_PCH_CLIENT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053061 select SOC_INTEL_COMMON_RESET
Tim Wawrzynczak82eaa212021-06-17 12:44:36 -060062 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053063 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Aamir Bohradd7acaa2020-03-25 11:36:22 +053064 select SSE2
65 select SUPPORT_CPU_UCODE_IN_CBFS
66 select TSC_MONOTONIC_TIMER
67 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053068 select UDK_202005_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053069 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
70 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
71 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Sridhar Siricillaafe55622022-03-16 23:36:30 +053072 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Aamir Bohradd7acaa2020-03-25 11:36:22 +053073
74config DCACHE_RAM_BASE
75 default 0xfef00000
76
77config DCACHE_RAM_SIZE
78 default 0x80000
79 help
80 The size of the cache-as-ram region required during bootblock
81 and/or romstage.
82
83config DCACHE_BSP_STACK_SIZE
84 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053085 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053086 help
87 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053088 other stages. In the case of FSP_USES_CB_STACK default value
89 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
90 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053091
92config FSP_TEMP_RAM_SIZE
93 hex
94 default 0x20000
95 help
96 The amount of anticipated heap usage in CAR by FSP.
97 Refer to Platform FSP integration guide document to know
98 the exact FSP requirement for Heap setup.
99
100config IFD_CHIPSET
101 string
Aamir Bohra512b77a2020-03-25 13:20:34 +0530102 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530103
104config IED_REGION_SIZE
105 hex
106 default 0x400000
107
108config HEAP_SIZE
109 hex
110 default 0x8000
111
112config MAX_ROOT_PORTS
113 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530114 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530115
Rizwan Qureshia9794602021-04-08 20:31:47 +0530116config MAX_PCIE_CLOCK_SRC
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530117 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530118 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530119
120config SMM_TSEG_SIZE
121 hex
122 default 0x800000
123
124config SMM_RESERVED_SIZE
125 hex
126 default 0x200000
127
128config PCR_BASE_ADDRESS
129 hex
130 default 0xfd000000
131 help
132 This option allows you to select MMIO Base Address of sideband bus.
133
Shelley Chen4e9bb332021-10-20 15:43:45 -0700134config ECAM_MMCONF_BASE_ADDRESS
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530135 default 0xc0000000
136
137config CPU_BCLK_MHZ
138 int
139 default 100
140
141config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
142 int
143 default 120
144
145config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
146 int
147 default 133
148
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200149config CPU_XTAL_HZ
150 default 38400000
151
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530152config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
153 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530154 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530155
156config SOC_INTEL_I2C_DEV_MAX
157 int
158 default 6
159
160config SOC_INTEL_UART_DEV_MAX
161 int
162 default 3
163
164config CONSOLE_UART_BASE_ADDRESS
165 hex
166 default 0xfe032000
167 depends on INTEL_LPSS_UART_FOR_CONSOLE
168
169# Clock divider parameters for 115200 baud rate
Angel Pons054ff5e2022-06-26 10:19:53 +0200170# Baudrate = (UART source clock * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530171# JSL UART source clock: 100MHz
172config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
173 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530174 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530175
176config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
177 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530178 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530179
Seunghwan Kim024b2bd2021-08-27 18:49:47 +0900180config VBT_DATA_SIZE_KB
181 int
182 default 9
183
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530184config VBOOT
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530185 select VBOOT_MUST_REQUEST_DISPLAY
186 select VBOOT_STARTS_IN_BOOTBLOCK
187 select VBOOT_VBNV_CMOS
188 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
189
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530190config CBFS_SIZE
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530191 default 0x200000
192
193config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530194 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530195
196config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530197 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530198
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530199config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530200 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530201 # USB DBC is more common for developers so make this default to 3 if
202 # SOC_INTEL_DEBUG_CONSENT=y
203 default 3 if SOC_INTEL_DEBUG_CONSENT
204 default 0
205 help
206 This is to control debug interface on SOC.
207 Setting non-zero value will allow to use DBC or DCI to debug SOC.
208 PlatformDebugConsent in FspmUpd.h has the details.
209
210 Desired platform debug type are
211 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
212 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
213 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530214
215config PRERAM_CBMEM_CONSOLE_SIZE
216 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530217 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530218endif