blob: 9e15a503f25ca6e07d356aa74263ac2b8652d1b5 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060018 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053019 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohradd7acaa2020-03-25 11:36:22 +053021 select GENERIC_GPIO_LIB
22 select HAVE_FSP_GOP
23 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080026 select INTEL_CAR_NEM_ENHANCED
Aamir Bohradd7acaa2020-03-25 11:36:22 +053027 select INTEL_GMA_ACPI
28 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
29 select IOAPIC
30 select MRC_SETTINGS_PROTECT
31 select PARALLEL_MP
32 select PARALLEL_MP_AP_WORK
33 select MICROCODE_BLOB_UNDISCLOSED
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053034 select PLATFORM_USES_FSP2_2
Jonathan Zhang01e38552020-06-17 16:03:18 -070035 select FSP_PEIM_TO_PEIM_INTERFACE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053036 select REG_SCRIPT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053037 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053038 select PMC_LOW_POWER_MODE_PROGRAM
Aamir Bohradd7acaa2020-03-25 11:36:22 +053039 select SOC_INTEL_COMMON
40 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
41 select SOC_INTEL_COMMON_BLOCK
42 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010043 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banik21974ab2020-10-31 21:40:43 +053044 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohradd7acaa2020-03-25 11:36:22 +053045 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070046 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053047 select SOC_INTEL_COMMON_BLOCK_CPU
48 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
49 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
50 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
51 select SOC_INTEL_COMMON_BLOCK_HDA
52 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070053 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053054 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053055 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053056 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Karthikeyan Ramasubramanianaf0d5162020-11-04 17:05:35 -070057 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053058 select SOC_INTEL_COMMON_FSP_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053059 select SOC_INTEL_COMMON_PCH_BASE
60 select SOC_INTEL_COMMON_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053061 select SSE2
62 select SUPPORT_CPU_UCODE_IN_CBFS
63 select TSC_MONOTONIC_TIMER
64 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053065 select UDK_202005_BINDING
Aamir Bohradd7acaa2020-03-25 11:36:22 +053066 select DISPLAY_FSP_VERSION_INFO
67 select HECI_DISABLE_USING_SMM
68
69config DCACHE_RAM_BASE
70 default 0xfef00000
71
72config DCACHE_RAM_SIZE
73 default 0x80000
74 help
75 The size of the cache-as-ram region required during bootblock
76 and/or romstage.
77
78config DCACHE_BSP_STACK_SIZE
79 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053080 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053081 help
82 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053083 other stages. In the case of FSP_USES_CB_STACK default value
84 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
85 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053086
87config FSP_TEMP_RAM_SIZE
88 hex
89 default 0x20000
90 help
91 The amount of anticipated heap usage in CAR by FSP.
92 Refer to Platform FSP integration guide document to know
93 the exact FSP requirement for Heap setup.
94
95config IFD_CHIPSET
96 string
Aamir Bohra512b77a2020-03-25 13:20:34 +053097 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +053098
99config IED_REGION_SIZE
100 hex
101 default 0x400000
102
103config HEAP_SIZE
104 hex
105 default 0x8000
106
107config MAX_ROOT_PORTS
108 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530109 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530110
111config MAX_PCIE_CLOCKS
112 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530113 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530114
115config SMM_TSEG_SIZE
116 hex
117 default 0x800000
118
119config SMM_RESERVED_SIZE
120 hex
121 default 0x200000
122
123config PCR_BASE_ADDRESS
124 hex
125 default 0xfd000000
126 help
127 This option allows you to select MMIO Base Address of sideband bus.
128
129config MMCONF_BASE_ADDRESS
130 hex
131 default 0xc0000000
132
133config CPU_BCLK_MHZ
134 int
135 default 100
136
137config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
138 int
139 default 120
140
141config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
142 int
143 default 133
144
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200145config CPU_XTAL_HZ
146 default 38400000
147
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530148config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
149 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530150 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530151
152config SOC_INTEL_I2C_DEV_MAX
153 int
154 default 6
155
156config SOC_INTEL_UART_DEV_MAX
157 int
158 default 3
159
160config CONSOLE_UART_BASE_ADDRESS
161 hex
162 default 0xfe032000
163 depends on INTEL_LPSS_UART_FOR_CONSOLE
164
165# Clock divider parameters for 115200 baud rate
166# Baudrate = (UART source clcok * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530167# JSL UART source clock: 100MHz
168config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
169 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530170 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530171
172config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
173 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530174 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530175
176config CHROMEOS
177 select CHROMEOS_RAMOOPS_DYNAMIC
178
179config VBOOT
180 select VBOOT_SEPARATE_VERSTAGE
181 select VBOOT_MUST_REQUEST_DISPLAY
182 select VBOOT_STARTS_IN_BOOTBLOCK
183 select VBOOT_VBNV_CMOS
184 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
185
186config C_ENV_BOOTBLOCK_SIZE
187 hex
188 default 0xC000
189
190config CBFS_SIZE
191 hex
192 default 0x200000
193
194config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530195 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530196
197config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530198 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530199
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530200config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530201 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530202 # USB DBC is more common for developers so make this default to 3 if
203 # SOC_INTEL_DEBUG_CONSENT=y
204 default 3 if SOC_INTEL_DEBUG_CONSENT
205 default 0
206 help
207 This is to control debug interface on SOC.
208 Setting non-zero value will allow to use DBC or DCI to debug SOC.
209 PlatformDebugConsent in FspmUpd.h has the details.
210
211 Desired platform debug type are
212 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
213 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
214 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530215
216config PRERAM_CBMEM_CONSOLE_SIZE
217 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530218 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530219endif