blob: 72b0c5ef9da48622007ff200f1f47f3d8121aa0f [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
11 select ARCH_BOOTBLOCK_X86_32
12 select ARCH_RAMSTAGE_X86_32
13 select ARCH_ROMSTAGE_X86_32
14 select ARCH_VERSTAGE_X86_32
15 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
16 select BOOT_DEVICE_SUPPORTS_WRITES
17 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053018 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053019 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060020 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053021 select FSP_M_XIP
22 select GENERIC_GPIO_LIB
23 select HAVE_FSP_GOP
24 select INTEL_DESCRIPTOR_MODE_CAPABLE
25 select HAVE_SMI_HANDLER
26 select IDT_IN_EVERY_STAGE
Aamir Bohra512b77a2020-03-25 13:20:34 +053027 select INTEL_CAR_NEM #TODO - Enable INTEL_CAR_NEM_ENHANCED
Aamir Bohradd7acaa2020-03-25 11:36:22 +053028 select INTEL_GMA_ACPI
29 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
30 select IOAPIC
31 select MRC_SETTINGS_PROTECT
32 select PARALLEL_MP
33 select PARALLEL_MP_AP_WORK
34 select MICROCODE_BLOB_UNDISCLOSED
35 select PLATFORM_USES_FSP2_1
36 select REG_SCRIPT
37 select SMP
Aamir Bohradd7acaa2020-03-25 11:36:22 +053038 select PMC_GLOBAL_RESET_ENABLE_LOCK
39 select CPU_INTEL_COMMON_SMM
40 select SOC_INTEL_COMMON
41 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
42 select SOC_INTEL_COMMON_BLOCK
43 select SOC_INTEL_COMMON_BLOCK_ACPI
44 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
45 select SOC_INTEL_COMMON_BLOCK_CPU
46 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
47 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
48 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
49 select SOC_INTEL_COMMON_BLOCK_HDA
50 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070051 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053052 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053053 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053054 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
55 select SOC_INTEL_COMMON_PCH_BASE
56 select SOC_INTEL_COMMON_RESET
57 select SOC_INTEL_COMMON_BLOCK_CAR
58 select SSE2
59 select SUPPORT_CPU_UCODE_IN_CBFS
60 select TSC_MONOTONIC_TIMER
61 select UDELAY_TSC
62 select UDK_2017_BINDING
63 select DISPLAY_FSP_VERSION_INFO
64 select HECI_DISABLE_USING_SMM
65
66config DCACHE_RAM_BASE
67 default 0xfef00000
68
69config DCACHE_RAM_SIZE
70 default 0x80000
71 help
72 The size of the cache-as-ram region required during bootblock
73 and/or romstage.
74
75config DCACHE_BSP_STACK_SIZE
76 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053077 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053078 help
79 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053080 other stages. In the case of FSP_USES_CB_STACK default value
81 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
82 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053083
84config FSP_TEMP_RAM_SIZE
85 hex
86 default 0x20000
87 help
88 The amount of anticipated heap usage in CAR by FSP.
89 Refer to Platform FSP integration guide document to know
90 the exact FSP requirement for Heap setup.
91
92config IFD_CHIPSET
93 string
Aamir Bohra512b77a2020-03-25 13:20:34 +053094 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +053095
96config IED_REGION_SIZE
97 hex
98 default 0x400000
99
100config HEAP_SIZE
101 hex
102 default 0x8000
103
104config MAX_ROOT_PORTS
105 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530106 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530107
108config MAX_PCIE_CLOCKS
109 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530110 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530111
112config SMM_TSEG_SIZE
113 hex
114 default 0x800000
115
116config SMM_RESERVED_SIZE
117 hex
118 default 0x200000
119
120config PCR_BASE_ADDRESS
121 hex
122 default 0xfd000000
123 help
124 This option allows you to select MMIO Base Address of sideband bus.
125
126config MMCONF_BASE_ADDRESS
127 hex
128 default 0xc0000000
129
130config CPU_BCLK_MHZ
131 int
132 default 100
133
134config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
135 int
136 default 120
137
138config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
139 int
140 default 133
141
142config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
143 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530144 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530145
146config SOC_INTEL_I2C_DEV_MAX
147 int
148 default 6
149
150config SOC_INTEL_UART_DEV_MAX
151 int
152 default 3
153
154config CONSOLE_UART_BASE_ADDRESS
155 hex
156 default 0xfe032000
157 depends on INTEL_LPSS_UART_FOR_CONSOLE
158
159# Clock divider parameters for 115200 baud rate
160# Baudrate = (UART source clcok * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530161# JSL UART source clock: 100MHz
162config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
163 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530164 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530165
166config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
167 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530168 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530169
170config CHROMEOS
171 select CHROMEOS_RAMOOPS_DYNAMIC
172
173config VBOOT
174 select VBOOT_SEPARATE_VERSTAGE
175 select VBOOT_MUST_REQUEST_DISPLAY
176 select VBOOT_STARTS_IN_BOOTBLOCK
177 select VBOOT_VBNV_CMOS
178 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
179
180config C_ENV_BOOTBLOCK_SIZE
181 hex
182 default 0xC000
183
184config CBFS_SIZE
185 hex
186 default 0x200000
187
188config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530189 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530190
191config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530192 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530193
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530194config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530195 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530196 # USB DBC is more common for developers so make this default to 3 if
197 # SOC_INTEL_DEBUG_CONSENT=y
198 default 3 if SOC_INTEL_DEBUG_CONSENT
199 default 0
200 help
201 This is to control debug interface on SOC.
202 Setting non-zero value will allow to use DBC or DCI to debug SOC.
203 PlatformDebugConsent in FspmUpd.h has the details.
204
205 Desired platform debug type are
206 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
207 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
208 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530209
210config PRERAM_CBMEM_CONSOLE_SIZE
211 hex
212 default 0xe00
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530213endif