blob: 0a29601c39c5f7e4966ad90f5e898bb8749b4cbd [file] [log] [blame]
Nick Vaccaro17999942018-04-23 17:13:52 -07001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Nick Vaccaro17999942018-04-23 17:13:52 -07006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
8 register "deep_s3_enable_dc" = "0"
9 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Nick Vaccaro82aa8f82018-10-04 13:32:18 -070011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Nick Vaccaro17999942018-04-23 17:13:52 -070012
Matt Delcoc1cb6da2018-08-15 11:55:26 -070013 register "eist_enable" = "1"
14
Nick Vaccaro17999942018-04-23 17:13:52 -070015 # GPE configuration
16 # Note that GPE events called out in ASL code rely on this
17 # route. i.e. If this route changes then the affected GPE
18 # offset bits also need to be changed.
Vincent Palatin405eb442018-05-14 12:12:16 +020019 register "gpe0_dw0" = "GPP_C"
Nick Vaccaro17999942018-04-23 17:13:52 -070020 register "gpe0_dw1" = "GPP_D"
21 register "gpe0_dw2" = "GPP_E"
22
23 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
24 register "gen1_dec" = "0x00fc0801"
25 register "gen2_dec" = "0x000c0201"
26 # EC memory map range is 0x900-0x9ff
27 register "gen3_dec" = "0x00fc0901"
28
29 # Enable DPTF
30 register "dptf_enable" = "1"
31
32 # Enable S0ix
33 register "s0ix_enable" = "1"
34
Shaunak Saha261d6262018-08-28 15:46:01 -070035 # Disable Command TriState
36 register "CmdTriStateDis" = "1"
37
Nick Vaccaro17999942018-04-23 17:13:52 -070038 # FSP Configuration
39 register "ProbelessTrace" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070040 register "SataSalpSupport" = "0"
41 register "SataMode" = "0"
42 register "SataPortsEnable[0]" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070043 register "DspEnable" = "1"
44 register "IoBufferOwnership" = "3"
Nick Vaccaro17999942018-04-23 17:13:52 -070045 register "SsicPortEnable" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070046 register "ScsEmmcHs400Enabled" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070047 register "PttSwitch" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070048 register "SkipExtGfxScan" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070049 register "HeciEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070050 register "SaGv" = "3"
Nick Vaccaro17999942018-04-23 17:13:52 -070051 register "PmConfigSlpS3MinAssert" = "2" # 50ms
52 register "PmConfigSlpS4MinAssert" = "1" # 1s
53 register "PmConfigSlpSusMinAssert" = "1" # 500ms
54 register "PmConfigSlpAMinAssert" = "3" # 2s
55 register "PmTimerDisabled" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070056
Pratik Prajapati05451662018-06-27 11:17:56 -070057 # Set speed_shift_enable to 1 to enable P-States, and 0 to disable
58 register "speed_shift_enable" = "1"
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053059 register "power_limits_config" = "{
60 .tdp_pl1_override = 7,
61 .tdp_pl2_override = 18,
62 .psys_pmax = 45,
63 }"
Nick Vaccaro17999942018-04-23 17:13:52 -070064 register "tcc_offset" = "10"
Nick Vaccaro17999942018-04-23 17:13:52 -070065
Nick Vaccaro17999942018-04-23 17:13:52 -070066 # VR Settings Configuration for 4 Domains
67 #+----------------+-------+-------+-------+-------+
68 #| Domain/Setting | SA | IA | GTUS | GTS |
69 #+----------------+-------+-------+-------+-------+
70 #| Psi1Threshold | 20A | 20A | 20A | 20A |
71 #| Psi2Threshold | 2A | 2A | 2A | 2A |
72 #| Psi3Threshold | 1A | 1A | 1A | 1A |
73 #| Psi3Enable | 1 | 1 | 1 | 1 |
74 #| Psi4Enable | 1 | 1 | 1 | 1 |
75 #| ImonSlope | 0 | 0 | 0 | 0 |
76 #| ImonOffset | 0 | 0 | 0 | 0 |
Nick Vaccaro4cb8ac22018-08-09 16:05:15 -070077 #| IccMax | Set by SoC code per CPU SKU |
Nick Vaccaro17999942018-04-23 17:13:52 -070078 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Pratik Prajapati4c067c82018-06-20 17:04:32 -070079 #| AcLoadline | 14.9 | 4 | 5.7 | 4.57 |
80 #| DcLoadline | 14.2 | 4 | 4.2 | 4.3 |
Nick Vaccaro17999942018-04-23 17:13:52 -070081 #+----------------+-------+-------+-------+-------+
82 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
83 .vr_config_enable = 1,
84 .psi1threshold = VR_CFG_AMP(20),
85 .psi2threshold = VR_CFG_AMP(2),
86 .psi3threshold = VR_CFG_AMP(1),
87 .psi3enable = 1,
88 .psi4enable = 1,
89 .imon_slope = 0x0,
90 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -070091 .voltage_limit = 1520,
92 .ac_loadline = 1490,
93 .dc_loadline = 1420,
94 }"
95
96 register "domain_vr_config[VR_IA_CORE]" = "{
97 .vr_config_enable = 1,
98 .psi1threshold = VR_CFG_AMP(20),
99 .psi2threshold = VR_CFG_AMP(2),
100 .psi3threshold = VR_CFG_AMP(1),
101 .psi3enable = 1,
102 .psi4enable = 1,
103 .imon_slope = 0x0,
104 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700105 .voltage_limit = 1520,
Pratik Prajapati4c067c82018-06-20 17:04:32 -0700106 .ac_loadline = 400,
107 .dc_loadline = 400,
Nick Vaccaro17999942018-04-23 17:13:52 -0700108 }"
109
110 register "domain_vr_config[VR_GT_UNSLICED]" = "{
111 .vr_config_enable = 1,
112 .psi1threshold = VR_CFG_AMP(20),
113 .psi2threshold = VR_CFG_AMP(2),
114 .psi3threshold = VR_CFG_AMP(1),
115 .psi3enable = 1,
116 .psi4enable = 1,
117 .imon_slope = 0x0,
118 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700119 .voltage_limit = 1520,
120 .ac_loadline = 570,
121 .dc_loadline = 420,
122 }"
123
124 register "domain_vr_config[VR_GT_SLICED]" = "{
125 .vr_config_enable = 1,
126 .psi1threshold = VR_CFG_AMP(20),
127 .psi2threshold = VR_CFG_AMP(2),
128 .psi3threshold = VR_CFG_AMP(1),
129 .psi3enable = 1,
130 .psi4enable = 1,
131 .imon_slope = 0x0,
132 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700133 .voltage_limit = 1520,
134 .ac_loadline = 457,
135 .dc_loadline = 430,
136 }"
137
138 # PCIe Root port 1 with SRCCLKREQ1#
139 register "PcieRpEnable[0]" = "1"
140 register "PcieRpClkReqSupport[0]" = "1"
141 register "PcieRpClkReqNumber[0]" = "1"
142 register "PcieRpClkSrcNumber[0]" = "1"
143 register "PcieRpAdvancedErrorReporting[0]" = "1"
144 register "PcieRpLtrEnable[0]" = "1"
145
Angel Ponse16692e2020-08-03 12:54:48 +0200146 # Root port 9 (x2)
147 # PcieRpEnable: Enable root port
148 # PcieRpClkReqSupport: Enable CLKREQ#
149 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
150 # PcieRpClkSrcNumber: Uses 3
151 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
152 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
153 register "PcieRpEnable[8]" = "1"
154 register "PcieRpClkReqSupport[8]" = "1"
155 register "PcieRpClkReqNumber[8]" = "2"
156 register "PcieRpClkSrcNumber[8]" = "3"
157 register "PcieRpAdvancedErrorReporting[8]" = "1"
158 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700159
Nick Vaccaro17999942018-04-23 17:13:52 -0700160 # USB 2.0
161 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
Nick Vaccaro17999942018-04-23 17:13:52 -0700162 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
163 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Nick Vaccaroa613ccd2018-05-16 02:47:40 -0700164 register "usb2_ports[6]" = "USB2_PORT_LONG(OC_SKIP)" # pogo port
Nick Vaccaro17999942018-04-23 17:13:52 -0700165
166 # USB 3.0
167 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
168 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
Nick Vaccaro17999942018-04-23 17:13:52 -0700169
Subrata Banikc4986eb2018-05-09 14:55:09 +0530170 # Intel Common SoC Config
171 #+-------------------+---------------------------+
172 #| Field | Value |
173 #+-------------------+---------------------------+
174 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
175 #| GSPI0 | cr50 TPM. Early init is |
176 #| | required to set up a BAR |
177 #| | for TPM communication |
178 #| | before memory is up |
179 #| I2C0 | Touchscreen |
180 #| I2C1 | Trackpad |
181 #| I2C3 | Camera |
182 #| I2C4 | Audio |
183 #| I2C5 | Rear Camera & SAR |
Subrata Banikc077b222019-08-01 10:50:35 +0530184 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530185 #+-------------------+---------------------------+
186 register "common_soc_config" = "{
187 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
188 .i2c[0] = {
189 .speed = I2C_SPEED_FAST,
190 .rise_time_ns = 98,
191 .fall_time_ns = 38,
192 },
193 .i2c[1] = {
194 .speed = I2C_SPEED_FAST,
195 .speed_config[0] = {
196 .speed = I2C_SPEED_FAST,
197 .scl_lcnt = 186,
198 .scl_hcnt = 93,
199 .sda_hold = 36,
200 },
201 },
202 .i2c[3] = {
203 .speed = I2C_SPEED_FAST,
204 .rise_time_ns = 98,
205 .fall_time_ns = 38,
206 },
207 .i2c[4] = {
208 .speed = I2C_SPEED_FAST,
209 .speed_config[0] = {
210 .speed = I2C_SPEED_FAST,
211 .scl_lcnt = 176,
212 .scl_hcnt = 95,
213 .sda_hold = 36,
214 }
215 },
216 .i2c[5] = {
217 .speed = I2C_SPEED_FAST,
218 .rise_time_ns = 98,
219 .fall_time_ns = 38,
220 },
221 .gspi[0] = {
222 .speed_mhz = 1,
223 .early_init = 1,
224 },
Subrata Banikc077b222019-08-01 10:50:35 +0530225 .pch_thermal_trip = 75,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530226 }"
Nick Vaccaro17999942018-04-23 17:13:52 -0700227 # Touchscreen
228 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Nick Vaccaro17999942018-04-23 17:13:52 -0700229
230 # Trackpad
231 register "i2c_voltage[1]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700232
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700233 # Front Camera
Nick Vaccaro17999942018-04-23 17:13:52 -0700234 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700235
236 # Audio
237 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700238
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700239 # Rear Camera & SAR
240 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700241
242 register "SerialIoDevMode" = "{
243 [PchSerialIoIndexI2C0] = PchSerialIoPci,
244 [PchSerialIoIndexI2C1] = PchSerialIoPci,
245 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
246 [PchSerialIoIndexI2C3] = PchSerialIoPci,
247 [PchSerialIoIndexI2C4] = PchSerialIoPci,
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700248 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Nick Vaccaro17999942018-04-23 17:13:52 -0700249 [PchSerialIoIndexSpi0] = PchSerialIoPci,
250 [PchSerialIoIndexSpi1] = PchSerialIoPci,
251 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
252 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
253 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
254 }"
255
256 device cpu_cluster 0 on
257 device lapic 0 on end
258 end
259 device domain 0 on
260 device pci 00.0 on end # Host Bridge
261 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200262 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200263 device pci 05.0 on end # SA IMGU
Nick Vaccaro5df5ade2018-11-13 00:53:15 -0800264 device pci 14.0 on
265 chip drivers/usb/acpi
266 register "desc" = ""Root Hub""
267 register "type" = "UPC_TYPE_HUB"
268 device usb 0.0 on
269 chip drivers/usb/acpi
270 register "desc" = ""USB Type C Port 1""
271 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
272 device usb 2.0 on end
273 end
274 chip drivers/usb/acpi
275 register "desc" = ""Bluetooth""
276 register "type" = "UPC_TYPE_INTERNAL"
277 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E2)"
278 device usb 2.2 on end
279 end
280 chip drivers/usb/acpi
281 register "desc" = ""USB Type C Port 2""
282 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
283 device usb 2.4 on end
284 end
285 chip drivers/usb/acpi
286 register "desc" = ""POGO""
287 register "type" = "UPC_TYPE_INTERNAL"
288 device usb 2.6 on end
289 end
290 end
291 end
292 end # USB xHCI
Nick Vaccaro17999942018-04-23 17:13:52 -0700293 device pci 14.1 on end # USB xDCI (OTG)
294 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200295 device pci 14.3 on end # Camera
Nick Vaccaro006114b2018-05-16 02:48:32 -0700296 device pci 15.0 on
297 chip drivers/i2c/hid
298 register "generic.hid" = ""WCOM50C1""
299 register "generic.desc" = ""WCOM Digitizer""
300 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
301 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
Angel Ponse16692e2020-08-03 12:54:48 +0200302 register "generic.probed" = "1"
303 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
304 register "generic.reset_delay_ms" = "20"
305 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
306 register "generic.enable_delay_ms" = "1"
307 register "generic.has_power_resource" = "1"
Nick Vaccaro8b6f8cc2018-09-29 14:54:44 -0700308 register "generic.disable_gpio_export_in_crs" = "1"
Nick Vaccaro006114b2018-05-16 02:48:32 -0700309 register "hid_desc_reg_offset" = "0x1"
310 device i2c 0a on end
311 end
312 end # I2C #0 - Touchscreen
Enrico Granata95278a52018-06-20 13:08:23 -0700313 device pci 15.1 on
314 chip drivers/i2c/sx9310
Enrico Granataede8f262018-06-26 16:48:20 -0700315 register "desc" = ""Right SAR Proximity Sensor""
Enrico Granata95278a52018-06-20 13:08:23 -0700316 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700317 register "speed" = "I2C_SPEED_FAST"
Enrico Granataede8f262018-06-26 16:48:20 -0700318 register "uid" = "0"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700319 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700320 register "reg_prox_ctrl1" = "0x00"
321 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700322 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700323 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700324 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700325 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700326 register "reg_prox_ctrl7" = "0x0d"
327 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700328 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700329 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700330 register "reg_prox_ctrl11" = "0x00"
331 register "reg_prox_ctrl12" = "0x00"
332 register "reg_prox_ctrl13" = "0x00"
333 register "reg_prox_ctrl14" = "0x00"
334 register "reg_prox_ctrl15" = "0x00"
335 register "reg_prox_ctrl16" = "0x00"
336 register "reg_prox_ctrl17" = "0x00"
337 register "reg_prox_ctrl18" = "0x00"
338 register "reg_prox_ctrl19" = "0x00"
339 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700340 register "reg_sar_ctrl1" = "0x8a"
341 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700342 device i2c 28 on end
343 end
344 end # I2C #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700345 device pci 15.2 off end # I2C #2
346 device pci 15.3 on end # I2C #3 - Camera
347 device pci 16.0 on end # Management Engine Interface 1
348 device pci 16.1 off end # Management Engine Interface 2
349 device pci 16.2 off end # Management Engine IDE-R
350 device pci 16.3 off end # Management Engine KT Redirection
351 device pci 16.4 off end # Management Engine Interface 3
352 device pci 17.0 off end # SATA
353 device pci 19.0 on end # UART #2
Enrico Granata95278a52018-06-20 13:08:23 -0700354 device pci 19.1 on
355 chip drivers/i2c/sx9310
356 register "desc" = ""Left SAR Proximity Sensor""
357 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D10_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700358 register "speed" = "I2C_SPEED_FAST"
Enrico Granata95278a52018-06-20 13:08:23 -0700359 register "uid" = "1"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700360 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700361 register "reg_prox_ctrl1" = "0x00"
362 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700363 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700364 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700365 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700366 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700367 register "reg_prox_ctrl7" = "0x0d"
368 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700369 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700370 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700371 register "reg_prox_ctrl11" = "0x00"
372 register "reg_prox_ctrl12" = "0x00"
373 register "reg_prox_ctrl13" = "0x00"
374 register "reg_prox_ctrl14" = "0x00"
375 register "reg_prox_ctrl15" = "0x00"
376 register "reg_prox_ctrl16" = "0x00"
377 register "reg_prox_ctrl17" = "0x00"
378 register "reg_prox_ctrl18" = "0x00"
379 register "reg_prox_ctrl19" = "0x00"
380 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700381 register "reg_sar_ctrl1" = "0x8a"
382 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700383 device i2c 28 on end
384 end
385 end # I2C #5
Nick Vaccaro17999942018-04-23 17:13:52 -0700386 device pci 19.2 on
387 chip drivers/i2c/max98373
388 register "vmon_slot_no" = "4"
389 register "imon_slot_no" = "5"
390 register "uid" = "0"
391 register "desc" = ""RIGHT SPEAKER AMP""
392 register "name" = ""MAXR""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700393 device i2c 32 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700394 end
395 chip drivers/i2c/max98373
396 register "vmon_slot_no" = "6"
397 register "imon_slot_no" = "7"
398 register "uid" = "1"
399 register "desc" = ""LEFT SPEAKER AMP""
400 register "name" = ""MAXL""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700401 device i2c 31 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700402 end
Nick Vaccaro17999942018-04-23 17:13:52 -0700403 end # I2C #4 - Audio
404 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700405 chip drivers/wifi/generic
Nick Vaccarod9169f82018-10-05 11:30:46 -0700406 register "wake" = "GPE0_DW2_01"
Nick Vaccaro17999942018-04-23 17:13:52 -0700407 device pci 00.0 on end
408 end
409 end # PCI Express Port 1
410 device pci 1c.1 off end # PCI Express Port 2
411 device pci 1c.2 off end # PCI Express Port 3
412 device pci 1c.3 off end # PCI Express Port 4
413 device pci 1c.4 off end # PCI Express Port 5
414 device pci 1c.5 off end # PCI Express Port 6
415 device pci 1c.6 off end # PCI Express Port 7
416 device pci 1c.7 off end # PCI Express Port 8
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700417 device pci 1d.0 on end # PCI Express Port 9
Nick Vaccaro17999942018-04-23 17:13:52 -0700418 device pci 1d.1 off end # PCI Express Port 10
419 device pci 1d.2 off end # PCI Express Port 11
420 device pci 1d.3 off end # PCI Express Port 12
421 device pci 1e.0 off end # UART #0
422 device pci 1e.1 off end # UART #1
423 device pci 1e.2 on
424 chip drivers/spi/acpi
425 register "hid" = "ACPI_DT_NAMESPACE_HID"
426 register "compat_string" = ""google,cr50""
427 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
428 device spi 0 on end
429 end
430 end # GSPI #0
Vincent Palatin405eb442018-05-14 12:12:16 +0200431 device pci 1e.3 on
432 chip drivers/spi/acpi
Furquan Shaikh6d2f7d22018-10-11 08:50:09 -0700433 register "name" = ""CRFP""
Vincent Palatin405eb442018-05-14 12:12:16 +0200434 register "hid" = "ACPI_DT_NAMESPACE_HID"
435 register "uid" = "1"
436 register "compat_string" = ""google,cros-ec-spi""
437 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C11_IRQ)"
438 register "wake" = "GPE0_DW0_09" # GPP_C9
Vincent Palatin405eb442018-05-14 12:12:16 +0200439 device spi 0 on end
Nick Vaccaro4f9ff532018-07-26 19:28:03 -0700440 end # FPMCU
Vincent Palatin405eb442018-05-14 12:12:16 +0200441 end # GSPI #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700442 device pci 1e.4 on end # eMMC
443 device pci 1e.5 off end # SDIO
444 device pci 1e.6 off end # SDCard
445 device pci 1f.0 on
446 chip ec/google/chromeec
447 device pnp 0c09.0 on end
448 end
449 end # LPC Interface
450 device pci 1f.1 on end # P2SB
451 device pci 1f.2 on end # Power Management Controller
Jenny TC096833f2018-12-11 16:16:11 +0530452 device pci 1f.3 on end # Intel HDA
Nick Vaccaro17999942018-04-23 17:13:52 -0700453 device pci 1f.4 on end # SMBus
454 device pci 1f.5 on end # PCH SPI
455 device pci 1f.6 off end # GbE
456 end
457end