blob: 3359a77d5116d3edf5bf0c37e2c5049ef56bac94 [file] [log] [blame]
Nick Vaccaro17999942018-04-23 17:13:52 -07001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
Matt Delcoc1cb6da2018-08-15 11:55:26 -070010 register "eist_enable" = "1"
11
Nick Vaccaro17999942018-04-23 17:13:52 -070012 # GPE configuration
13 # Note that GPE events called out in ASL code rely on this
14 # route. i.e. If this route changes then the affected GPE
15 # offset bits also need to be changed.
Vincent Palatin405eb442018-05-14 12:12:16 +020016 register "gpe0_dw0" = "GPP_C"
Nick Vaccaro17999942018-04-23 17:13:52 -070017 register "gpe0_dw1" = "GPP_D"
18 register "gpe0_dw2" = "GPP_E"
19
20 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
21 register "gen1_dec" = "0x00fc0801"
22 register "gen2_dec" = "0x000c0201"
23 # EC memory map range is 0x900-0x9ff
24 register "gen3_dec" = "0x00fc0901"
25
26 # Enable DPTF
27 register "dptf_enable" = "1"
28
29 # Enable S0ix
30 register "s0ix_enable" = "1"
31
Shaunak Saha261d6262018-08-28 15:46:01 -070032 # Disable Command TriState
33 register "CmdTriStateDis" = "1"
34
Nick Vaccaro17999942018-04-23 17:13:52 -070035 # FSP Configuration
36 register "ProbelessTrace" = "0"
37 register "EnableLan" = "0"
38 register "EnableSata" = "0"
39 register "SataSalpSupport" = "0"
40 register "SataMode" = "0"
41 register "SataPortsEnable[0]" = "0"
42 register "EnableAzalia" = "1"
43 register "DspEnable" = "1"
44 register "IoBufferOwnership" = "3"
45 register "EnableTraceHub" = "0"
46 register "SsicPortEnable" = "0"
47 register "SmbusEnable" = "1"
Lijian Zhao58f68e82018-06-15 15:50:32 -070048 register "Cio2Enable" = "1"
49 register "SaImguEnable" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070050 register "ScsEmmcEnabled" = "1"
51 register "ScsEmmcHs400Enabled" = "1"
52 register "ScsSdCardEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070053 register "PttSwitch" = "0"
54 register "InternalGfx" = "1"
55 register "SkipExtGfxScan" = "1"
56 register "Device4Enable" = "1"
57 register "HeciEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070058 register "SaGv" = "3"
59 register "SerialIrqConfigSirqEnable" = "1"
60 register "PmConfigSlpS3MinAssert" = "2" # 50ms
61 register "PmConfigSlpS4MinAssert" = "1" # 1s
62 register "PmConfigSlpSusMinAssert" = "1" # 500ms
63 register "PmConfigSlpAMinAssert" = "3" # 2s
64 register "PmTimerDisabled" = "1"
65 register "VmxEnable" = "1"
66
Pratik Prajapati05451662018-06-27 11:17:56 -070067 # Set speed_shift_enable to 1 to enable P-States, and 0 to disable
68 register "speed_shift_enable" = "1"
Pratik Prajapati4c067c82018-06-20 17:04:32 -070069 register "tdp_pl2_override" = "18"
Nick Vaccaro17999942018-04-23 17:13:52 -070070 register "psys_pmax" = "45"
71 register "tcc_offset" = "10"
72 register "pch_trip_temp" = "75"
Nick Vaccaro17999942018-04-23 17:13:52 -070073
74 register "pirqa_routing" = "PCH_IRQ11"
75 register "pirqb_routing" = "PCH_IRQ10"
76 register "pirqc_routing" = "PCH_IRQ11"
77 register "pirqd_routing" = "PCH_IRQ11"
78 register "pirqe_routing" = "PCH_IRQ11"
79 register "pirqf_routing" = "PCH_IRQ11"
80 register "pirqg_routing" = "PCH_IRQ11"
81 register "pirqh_routing" = "PCH_IRQ11"
82
83 # VR Settings Configuration for 4 Domains
84 #+----------------+-------+-------+-------+-------+
85 #| Domain/Setting | SA | IA | GTUS | GTS |
86 #+----------------+-------+-------+-------+-------+
87 #| Psi1Threshold | 20A | 20A | 20A | 20A |
88 #| Psi2Threshold | 2A | 2A | 2A | 2A |
89 #| Psi3Threshold | 1A | 1A | 1A | 1A |
90 #| Psi3Enable | 1 | 1 | 1 | 1 |
91 #| Psi4Enable | 1 | 1 | 1 | 1 |
92 #| ImonSlope | 0 | 0 | 0 | 0 |
93 #| ImonOffset | 0 | 0 | 0 | 0 |
Nick Vaccaro4cb8ac22018-08-09 16:05:15 -070094 #| IccMax | Set by SoC code per CPU SKU |
Nick Vaccaro17999942018-04-23 17:13:52 -070095 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Pratik Prajapati4c067c82018-06-20 17:04:32 -070096 #| AcLoadline | 14.9 | 4 | 5.7 | 4.57 |
97 #| DcLoadline | 14.2 | 4 | 4.2 | 4.3 |
Nick Vaccaro17999942018-04-23 17:13:52 -070098 #+----------------+-------+-------+-------+-------+
99 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
100 .vr_config_enable = 1,
101 .psi1threshold = VR_CFG_AMP(20),
102 .psi2threshold = VR_CFG_AMP(2),
103 .psi3threshold = VR_CFG_AMP(1),
104 .psi3enable = 1,
105 .psi4enable = 1,
106 .imon_slope = 0x0,
107 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700108 .voltage_limit = 1520,
109 .ac_loadline = 1490,
110 .dc_loadline = 1420,
111 }"
112
113 register "domain_vr_config[VR_IA_CORE]" = "{
114 .vr_config_enable = 1,
115 .psi1threshold = VR_CFG_AMP(20),
116 .psi2threshold = VR_CFG_AMP(2),
117 .psi3threshold = VR_CFG_AMP(1),
118 .psi3enable = 1,
119 .psi4enable = 1,
120 .imon_slope = 0x0,
121 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700122 .voltage_limit = 1520,
Pratik Prajapati4c067c82018-06-20 17:04:32 -0700123 .ac_loadline = 400,
124 .dc_loadline = 400,
Nick Vaccaro17999942018-04-23 17:13:52 -0700125 }"
126
127 register "domain_vr_config[VR_GT_UNSLICED]" = "{
128 .vr_config_enable = 1,
129 .psi1threshold = VR_CFG_AMP(20),
130 .psi2threshold = VR_CFG_AMP(2),
131 .psi3threshold = VR_CFG_AMP(1),
132 .psi3enable = 1,
133 .psi4enable = 1,
134 .imon_slope = 0x0,
135 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700136 .voltage_limit = 1520,
137 .ac_loadline = 570,
138 .dc_loadline = 420,
139 }"
140
141 register "domain_vr_config[VR_GT_SLICED]" = "{
142 .vr_config_enable = 1,
143 .psi1threshold = VR_CFG_AMP(20),
144 .psi2threshold = VR_CFG_AMP(2),
145 .psi3threshold = VR_CFG_AMP(1),
146 .psi3enable = 1,
147 .psi4enable = 1,
148 .imon_slope = 0x0,
149 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700150 .voltage_limit = 1520,
151 .ac_loadline = 457,
152 .dc_loadline = 430,
153 }"
154
155 # PCIe Root port 1 with SRCCLKREQ1#
156 register "PcieRpEnable[0]" = "1"
157 register "PcieRpClkReqSupport[0]" = "1"
158 register "PcieRpClkReqNumber[0]" = "1"
159 register "PcieRpClkSrcNumber[0]" = "1"
160 register "PcieRpAdvancedErrorReporting[0]" = "1"
161 register "PcieRpLtrEnable[0]" = "1"
162
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700163 # Root port 9 (x2)
164 # PcieRpEnable: Enable root port
165 # PcieRpClkReqSupport: Enable CLKREQ#
166 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Nick Vaccaroccb62962018-07-18 11:19:40 -0700167 # PcieRpClkSrcNumber: Uses 3
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700168 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
169 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
170 register "PcieRpEnable[8]" = "1"
171 register "PcieRpClkReqSupport[8]" = "1"
172 register "PcieRpClkReqNumber[8]" = "2"
Nick Vaccaroccb62962018-07-18 11:19:40 -0700173 register "PcieRpClkSrcNumber[8]" = "3"
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700174 register "PcieRpAdvancedErrorReporting[8]" = "1"
175 register "PcieRpLtrEnable[8]" = "1"
176
Nick Vaccaro17999942018-04-23 17:13:52 -0700177 # USB 2.0
178 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
179 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
180 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
181 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Nick Vaccaroa613ccd2018-05-16 02:47:40 -0700182 register "usb2_ports[6]" = "USB2_PORT_LONG(OC_SKIP)" # pogo port
183 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Empty
Nick Vaccaro17999942018-04-23 17:13:52 -0700184 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
185
186 # USB 3.0
187 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
188 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
189 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
190 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
191
Subrata Banikc4986eb2018-05-09 14:55:09 +0530192 # Intel Common SoC Config
193 #+-------------------+---------------------------+
194 #| Field | Value |
195 #+-------------------+---------------------------+
196 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
197 #| GSPI0 | cr50 TPM. Early init is |
198 #| | required to set up a BAR |
199 #| | for TPM communication |
200 #| | before memory is up |
201 #| I2C0 | Touchscreen |
202 #| I2C1 | Trackpad |
203 #| I2C3 | Camera |
204 #| I2C4 | Audio |
205 #| I2C5 | Rear Camera & SAR |
206 #+-------------------+---------------------------+
207 register "common_soc_config" = "{
208 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
209 .i2c[0] = {
210 .speed = I2C_SPEED_FAST,
211 .rise_time_ns = 98,
212 .fall_time_ns = 38,
213 },
214 .i2c[1] = {
215 .speed = I2C_SPEED_FAST,
216 .speed_config[0] = {
217 .speed = I2C_SPEED_FAST,
218 .scl_lcnt = 186,
219 .scl_hcnt = 93,
220 .sda_hold = 36,
221 },
222 },
223 .i2c[3] = {
224 .speed = I2C_SPEED_FAST,
225 .rise_time_ns = 98,
226 .fall_time_ns = 38,
227 },
228 .i2c[4] = {
229 .speed = I2C_SPEED_FAST,
230 .speed_config[0] = {
231 .speed = I2C_SPEED_FAST,
232 .scl_lcnt = 176,
233 .scl_hcnt = 95,
234 .sda_hold = 36,
235 }
236 },
237 .i2c[5] = {
238 .speed = I2C_SPEED_FAST,
239 .rise_time_ns = 98,
240 .fall_time_ns = 38,
241 },
242 .gspi[0] = {
243 .speed_mhz = 1,
244 .early_init = 1,
245 },
246 }"
Nick Vaccaro17999942018-04-23 17:13:52 -0700247 # Touchscreen
248 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Nick Vaccaro17999942018-04-23 17:13:52 -0700249
250 # Trackpad
251 register "i2c_voltage[1]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700252
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700253 # Front Camera
Nick Vaccaro17999942018-04-23 17:13:52 -0700254 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700255
256 # Audio
257 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700258
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700259 # Rear Camera & SAR
260 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700261
262 register "SerialIoDevMode" = "{
263 [PchSerialIoIndexI2C0] = PchSerialIoPci,
264 [PchSerialIoIndexI2C1] = PchSerialIoPci,
265 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
266 [PchSerialIoIndexI2C3] = PchSerialIoPci,
267 [PchSerialIoIndexI2C4] = PchSerialIoPci,
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700268 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Nick Vaccaro17999942018-04-23 17:13:52 -0700269 [PchSerialIoIndexSpi0] = PchSerialIoPci,
270 [PchSerialIoIndexSpi1] = PchSerialIoPci,
271 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
272 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
273 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
274 }"
275
276 device cpu_cluster 0 on
277 device lapic 0 on end
278 end
279 device domain 0 on
280 device pci 00.0 on end # Host Bridge
281 device pci 02.0 on end # Integrated Graphics Device
282 device pci 14.0 on end # USB xHCI
283 device pci 14.1 on end # USB xDCI (OTG)
284 device pci 14.2 on end # Thermal Subsystem
Nick Vaccaro006114b2018-05-16 02:48:32 -0700285 device pci 15.0 on
286 chip drivers/i2c/hid
287 register "generic.hid" = ""WCOM50C1""
288 register "generic.desc" = ""WCOM Digitizer""
289 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
290 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
291 register "generic.probed" = "1"
292 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
293 register "generic.reset_delay_ms" = "1"
294 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
295 register "generic.enable_delay_ms" = "1"
296 register "generic.has_power_resource" = "1"
297 register "hid_desc_reg_offset" = "0x1"
298 device i2c 0a on end
299 end
300 end # I2C #0 - Touchscreen
Enrico Granata95278a52018-06-20 13:08:23 -0700301 device pci 15.1 on
302 chip drivers/i2c/sx9310
Enrico Granataede8f262018-06-26 16:48:20 -0700303 register "desc" = ""Right SAR Proximity Sensor""
Enrico Granata95278a52018-06-20 13:08:23 -0700304 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700305 register "speed" = "I2C_SPEED_FAST"
Enrico Granataede8f262018-06-26 16:48:20 -0700306 register "uid" = "0"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700307 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700308 register "reg_prox_ctrl1" = "0x00"
309 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700310 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700311 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700312 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700313 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700314 register "reg_prox_ctrl7" = "0x0d"
315 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700316 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700317 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700318 register "reg_prox_ctrl11" = "0x00"
319 register "reg_prox_ctrl12" = "0x00"
320 register "reg_prox_ctrl13" = "0x00"
321 register "reg_prox_ctrl14" = "0x00"
322 register "reg_prox_ctrl15" = "0x00"
323 register "reg_prox_ctrl16" = "0x00"
324 register "reg_prox_ctrl17" = "0x00"
325 register "reg_prox_ctrl18" = "0x00"
326 register "reg_prox_ctrl19" = "0x00"
327 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700328 register "reg_sar_ctrl1" = "0x8a"
329 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700330 device i2c 28 on end
331 end
332 end # I2C #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700333 device pci 15.2 off end # I2C #2
334 device pci 15.3 on end # I2C #3 - Camera
335 device pci 16.0 on end # Management Engine Interface 1
336 device pci 16.1 off end # Management Engine Interface 2
337 device pci 16.2 off end # Management Engine IDE-R
338 device pci 16.3 off end # Management Engine KT Redirection
339 device pci 16.4 off end # Management Engine Interface 3
340 device pci 17.0 off end # SATA
341 device pci 19.0 on end # UART #2
Enrico Granata95278a52018-06-20 13:08:23 -0700342 device pci 19.1 on
343 chip drivers/i2c/sx9310
344 register "desc" = ""Left SAR Proximity Sensor""
345 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D10_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700346 register "speed" = "I2C_SPEED_FAST"
Enrico Granata95278a52018-06-20 13:08:23 -0700347 register "uid" = "1"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700348 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700349 register "reg_prox_ctrl1" = "0x00"
350 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700351 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700352 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700353 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700354 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700355 register "reg_prox_ctrl7" = "0x0d"
356 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700357 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700358 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700359 register "reg_prox_ctrl11" = "0x00"
360 register "reg_prox_ctrl12" = "0x00"
361 register "reg_prox_ctrl13" = "0x00"
362 register "reg_prox_ctrl14" = "0x00"
363 register "reg_prox_ctrl15" = "0x00"
364 register "reg_prox_ctrl16" = "0x00"
365 register "reg_prox_ctrl17" = "0x00"
366 register "reg_prox_ctrl18" = "0x00"
367 register "reg_prox_ctrl19" = "0x00"
368 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700369 register "reg_sar_ctrl1" = "0x8a"
370 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700371 device i2c 28 on end
372 end
373 end # I2C #5
Nick Vaccaro17999942018-04-23 17:13:52 -0700374 device pci 19.2 on
375 chip drivers/i2c/max98373
376 register "vmon_slot_no" = "4"
377 register "imon_slot_no" = "5"
378 register "uid" = "0"
379 register "desc" = ""RIGHT SPEAKER AMP""
380 register "name" = ""MAXR""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700381 device i2c 32 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700382 end
383 chip drivers/i2c/max98373
384 register "vmon_slot_no" = "6"
385 register "imon_slot_no" = "7"
386 register "uid" = "1"
387 register "desc" = ""LEFT SPEAKER AMP""
388 register "name" = ""MAXL""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700389 device i2c 31 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700390 end
Nick Vaccaro17999942018-04-23 17:13:52 -0700391 end # I2C #4 - Audio
392 device pci 1c.0 on
393 chip drivers/intel/wifi
394 register "wake" = "GPE0_PCI_EXP"
395 device pci 00.0 on end
396 end
397 end # PCI Express Port 1
398 device pci 1c.1 off end # PCI Express Port 2
399 device pci 1c.2 off end # PCI Express Port 3
400 device pci 1c.3 off end # PCI Express Port 4
401 device pci 1c.4 off end # PCI Express Port 5
402 device pci 1c.5 off end # PCI Express Port 6
403 device pci 1c.6 off end # PCI Express Port 7
404 device pci 1c.7 off end # PCI Express Port 8
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700405 device pci 1d.0 on end # PCI Express Port 9
Nick Vaccaro17999942018-04-23 17:13:52 -0700406 device pci 1d.1 off end # PCI Express Port 10
407 device pci 1d.2 off end # PCI Express Port 11
408 device pci 1d.3 off end # PCI Express Port 12
409 device pci 1e.0 off end # UART #0
410 device pci 1e.1 off end # UART #1
411 device pci 1e.2 on
412 chip drivers/spi/acpi
413 register "hid" = "ACPI_DT_NAMESPACE_HID"
414 register "compat_string" = ""google,cr50""
415 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
416 device spi 0 on end
417 end
418 end # GSPI #0
Vincent Palatin405eb442018-05-14 12:12:16 +0200419 device pci 1e.3 on
420 chip drivers/spi/acpi
421 register "hid" = "ACPI_DT_NAMESPACE_HID"
422 register "uid" = "1"
423 register "compat_string" = ""google,cros-ec-spi""
424 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C11_IRQ)"
425 register "wake" = "GPE0_DW0_09" # GPP_C9
Vincent Palatin405eb442018-05-14 12:12:16 +0200426 device spi 0 on end
Nick Vaccaro4f9ff532018-07-26 19:28:03 -0700427 end # FPMCU
Vincent Palatin405eb442018-05-14 12:12:16 +0200428 end # GSPI #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700429 device pci 1e.4 on end # eMMC
430 device pci 1e.5 off end # SDIO
431 device pci 1e.6 off end # SDCard
432 device pci 1f.0 on
433 chip ec/google/chromeec
434 device pnp 0c09.0 on end
435 end
436 end # LPC Interface
437 device pci 1f.1 on end # P2SB
438 device pci 1f.2 on end # Power Management Controller
439 device pci 1f.3 on end # Intel HDA
440 device pci 1f.4 on end # SMBus
441 device pci 1f.5 on end # PCH SPI
442 device pci 1f.6 off end # GbE
443 end
444end