blob: 8819350dce2a00096219ac1610dfc417ecc57f1a [file] [log] [blame]
Nick Vaccaro17999942018-04-23 17:13:52 -07001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Nick Vaccaro17999942018-04-23 17:13:52 -07006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
8 register "deep_s3_enable_dc" = "0"
9 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Nick Vaccaro82aa8f82018-10-04 13:32:18 -070011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Nick Vaccaro17999942018-04-23 17:13:52 -070012
Matt Delcoc1cb6da2018-08-15 11:55:26 -070013 register "eist_enable" = "1"
14
Nick Vaccaro17999942018-04-23 17:13:52 -070015 # GPE configuration
16 # Note that GPE events called out in ASL code rely on this
17 # route. i.e. If this route changes then the affected GPE
18 # offset bits also need to be changed.
Vincent Palatin405eb442018-05-14 12:12:16 +020019 register "gpe0_dw0" = "GPP_C"
Nick Vaccaro17999942018-04-23 17:13:52 -070020 register "gpe0_dw1" = "GPP_D"
21 register "gpe0_dw2" = "GPP_E"
22
23 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
24 register "gen1_dec" = "0x00fc0801"
25 register "gen2_dec" = "0x000c0201"
26 # EC memory map range is 0x900-0x9ff
27 register "gen3_dec" = "0x00fc0901"
28
29 # Enable DPTF
30 register "dptf_enable" = "1"
31
32 # Enable S0ix
33 register "s0ix_enable" = "1"
34
Shaunak Saha261d6262018-08-28 15:46:01 -070035 # Disable Command TriState
36 register "CmdTriStateDis" = "1"
37
Nick Vaccaro17999942018-04-23 17:13:52 -070038 # FSP Configuration
39 register "ProbelessTrace" = "0"
40 register "EnableLan" = "0"
41 register "EnableSata" = "0"
42 register "SataSalpSupport" = "0"
43 register "SataMode" = "0"
44 register "SataPortsEnable[0]" = "0"
45 register "EnableAzalia" = "1"
46 register "DspEnable" = "1"
47 register "IoBufferOwnership" = "3"
48 register "EnableTraceHub" = "0"
49 register "SsicPortEnable" = "0"
50 register "SmbusEnable" = "1"
Lijian Zhao58f68e82018-06-15 15:50:32 -070051 register "Cio2Enable" = "1"
52 register "SaImguEnable" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070053 register "ScsEmmcEnabled" = "1"
54 register "ScsEmmcHs400Enabled" = "1"
55 register "ScsSdCardEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070056 register "PttSwitch" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070057 register "SkipExtGfxScan" = "1"
58 register "Device4Enable" = "1"
59 register "HeciEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070060 register "SaGv" = "3"
Nick Vaccaro17999942018-04-23 17:13:52 -070061 register "PmConfigSlpS3MinAssert" = "2" # 50ms
62 register "PmConfigSlpS4MinAssert" = "1" # 1s
63 register "PmConfigSlpSusMinAssert" = "1" # 500ms
64 register "PmConfigSlpAMinAssert" = "3" # 2s
65 register "PmTimerDisabled" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070066
Pratik Prajapati05451662018-06-27 11:17:56 -070067 # Set speed_shift_enable to 1 to enable P-States, and 0 to disable
68 register "speed_shift_enable" = "1"
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053069 register "power_limits_config" = "{
70 .tdp_pl1_override = 7,
71 .tdp_pl2_override = 18,
72 .psys_pmax = 45,
73 }"
Nick Vaccaro17999942018-04-23 17:13:52 -070074 register "tcc_offset" = "10"
Nick Vaccaro17999942018-04-23 17:13:52 -070075
76 register "pirqa_routing" = "PCH_IRQ11"
77 register "pirqb_routing" = "PCH_IRQ10"
78 register "pirqc_routing" = "PCH_IRQ11"
79 register "pirqd_routing" = "PCH_IRQ11"
80 register "pirqe_routing" = "PCH_IRQ11"
81 register "pirqf_routing" = "PCH_IRQ11"
82 register "pirqg_routing" = "PCH_IRQ11"
83 register "pirqh_routing" = "PCH_IRQ11"
84
85 # VR Settings Configuration for 4 Domains
86 #+----------------+-------+-------+-------+-------+
87 #| Domain/Setting | SA | IA | GTUS | GTS |
88 #+----------------+-------+-------+-------+-------+
89 #| Psi1Threshold | 20A | 20A | 20A | 20A |
90 #| Psi2Threshold | 2A | 2A | 2A | 2A |
91 #| Psi3Threshold | 1A | 1A | 1A | 1A |
92 #| Psi3Enable | 1 | 1 | 1 | 1 |
93 #| Psi4Enable | 1 | 1 | 1 | 1 |
94 #| ImonSlope | 0 | 0 | 0 | 0 |
95 #| ImonOffset | 0 | 0 | 0 | 0 |
Nick Vaccaro4cb8ac22018-08-09 16:05:15 -070096 #| IccMax | Set by SoC code per CPU SKU |
Nick Vaccaro17999942018-04-23 17:13:52 -070097 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Pratik Prajapati4c067c82018-06-20 17:04:32 -070098 #| AcLoadline | 14.9 | 4 | 5.7 | 4.57 |
99 #| DcLoadline | 14.2 | 4 | 4.2 | 4.3 |
Nick Vaccaro17999942018-04-23 17:13:52 -0700100 #+----------------+-------+-------+-------+-------+
101 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
102 .vr_config_enable = 1,
103 .psi1threshold = VR_CFG_AMP(20),
104 .psi2threshold = VR_CFG_AMP(2),
105 .psi3threshold = VR_CFG_AMP(1),
106 .psi3enable = 1,
107 .psi4enable = 1,
108 .imon_slope = 0x0,
109 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700110 .voltage_limit = 1520,
111 .ac_loadline = 1490,
112 .dc_loadline = 1420,
113 }"
114
115 register "domain_vr_config[VR_IA_CORE]" = "{
116 .vr_config_enable = 1,
117 .psi1threshold = VR_CFG_AMP(20),
118 .psi2threshold = VR_CFG_AMP(2),
119 .psi3threshold = VR_CFG_AMP(1),
120 .psi3enable = 1,
121 .psi4enable = 1,
122 .imon_slope = 0x0,
123 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700124 .voltage_limit = 1520,
Pratik Prajapati4c067c82018-06-20 17:04:32 -0700125 .ac_loadline = 400,
126 .dc_loadline = 400,
Nick Vaccaro17999942018-04-23 17:13:52 -0700127 }"
128
129 register "domain_vr_config[VR_GT_UNSLICED]" = "{
130 .vr_config_enable = 1,
131 .psi1threshold = VR_CFG_AMP(20),
132 .psi2threshold = VR_CFG_AMP(2),
133 .psi3threshold = VR_CFG_AMP(1),
134 .psi3enable = 1,
135 .psi4enable = 1,
136 .imon_slope = 0x0,
137 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700138 .voltage_limit = 1520,
139 .ac_loadline = 570,
140 .dc_loadline = 420,
141 }"
142
143 register "domain_vr_config[VR_GT_SLICED]" = "{
144 .vr_config_enable = 1,
145 .psi1threshold = VR_CFG_AMP(20),
146 .psi2threshold = VR_CFG_AMP(2),
147 .psi3threshold = VR_CFG_AMP(1),
148 .psi3enable = 1,
149 .psi4enable = 1,
150 .imon_slope = 0x0,
151 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700152 .voltage_limit = 1520,
153 .ac_loadline = 457,
154 .dc_loadline = 430,
155 }"
156
157 # PCIe Root port 1 with SRCCLKREQ1#
158 register "PcieRpEnable[0]" = "1"
159 register "PcieRpClkReqSupport[0]" = "1"
160 register "PcieRpClkReqNumber[0]" = "1"
161 register "PcieRpClkSrcNumber[0]" = "1"
162 register "PcieRpAdvancedErrorReporting[0]" = "1"
163 register "PcieRpLtrEnable[0]" = "1"
164
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700165 # Root port 9 (x2)
166 # PcieRpEnable: Enable root port
167 # PcieRpClkReqSupport: Enable CLKREQ#
168 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Nick Vaccaroccb62962018-07-18 11:19:40 -0700169 # PcieRpClkSrcNumber: Uses 3
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700170 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
171 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
172 register "PcieRpEnable[8]" = "1"
173 register "PcieRpClkReqSupport[8]" = "1"
174 register "PcieRpClkReqNumber[8]" = "2"
Nick Vaccaroccb62962018-07-18 11:19:40 -0700175 register "PcieRpClkSrcNumber[8]" = "3"
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700176 register "PcieRpAdvancedErrorReporting[8]" = "1"
177 register "PcieRpLtrEnable[8]" = "1"
178
Nick Vaccaro17999942018-04-23 17:13:52 -0700179 # USB 2.0
180 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
181 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
182 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
183 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Nick Vaccaroa613ccd2018-05-16 02:47:40 -0700184 register "usb2_ports[6]" = "USB2_PORT_LONG(OC_SKIP)" # pogo port
185 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Empty
Nick Vaccaro17999942018-04-23 17:13:52 -0700186 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
187
188 # USB 3.0
189 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
190 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
191 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
192 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
193
Subrata Banikc4986eb2018-05-09 14:55:09 +0530194 # Intel Common SoC Config
195 #+-------------------+---------------------------+
196 #| Field | Value |
197 #+-------------------+---------------------------+
198 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
199 #| GSPI0 | cr50 TPM. Early init is |
200 #| | required to set up a BAR |
201 #| | for TPM communication |
202 #| | before memory is up |
203 #| I2C0 | Touchscreen |
204 #| I2C1 | Trackpad |
205 #| I2C3 | Camera |
206 #| I2C4 | Audio |
207 #| I2C5 | Rear Camera & SAR |
Subrata Banikc077b222019-08-01 10:50:35 +0530208 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530209 #+-------------------+---------------------------+
210 register "common_soc_config" = "{
211 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
212 .i2c[0] = {
213 .speed = I2C_SPEED_FAST,
214 .rise_time_ns = 98,
215 .fall_time_ns = 38,
216 },
217 .i2c[1] = {
218 .speed = I2C_SPEED_FAST,
219 .speed_config[0] = {
220 .speed = I2C_SPEED_FAST,
221 .scl_lcnt = 186,
222 .scl_hcnt = 93,
223 .sda_hold = 36,
224 },
225 },
226 .i2c[3] = {
227 .speed = I2C_SPEED_FAST,
228 .rise_time_ns = 98,
229 .fall_time_ns = 38,
230 },
231 .i2c[4] = {
232 .speed = I2C_SPEED_FAST,
233 .speed_config[0] = {
234 .speed = I2C_SPEED_FAST,
235 .scl_lcnt = 176,
236 .scl_hcnt = 95,
237 .sda_hold = 36,
238 }
239 },
240 .i2c[5] = {
241 .speed = I2C_SPEED_FAST,
242 .rise_time_ns = 98,
243 .fall_time_ns = 38,
244 },
245 .gspi[0] = {
246 .speed_mhz = 1,
247 .early_init = 1,
248 },
Subrata Banikc077b222019-08-01 10:50:35 +0530249 .pch_thermal_trip = 75,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530250 }"
Nick Vaccaro17999942018-04-23 17:13:52 -0700251 # Touchscreen
252 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Nick Vaccaro17999942018-04-23 17:13:52 -0700253
254 # Trackpad
255 register "i2c_voltage[1]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700256
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700257 # Front Camera
Nick Vaccaro17999942018-04-23 17:13:52 -0700258 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700259
260 # Audio
261 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700262
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700263 # Rear Camera & SAR
264 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700265
266 register "SerialIoDevMode" = "{
267 [PchSerialIoIndexI2C0] = PchSerialIoPci,
268 [PchSerialIoIndexI2C1] = PchSerialIoPci,
269 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
270 [PchSerialIoIndexI2C3] = PchSerialIoPci,
271 [PchSerialIoIndexI2C4] = PchSerialIoPci,
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700272 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Nick Vaccaro17999942018-04-23 17:13:52 -0700273 [PchSerialIoIndexSpi0] = PchSerialIoPci,
274 [PchSerialIoIndexSpi1] = PchSerialIoPci,
275 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
276 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
277 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
278 }"
279
280 device cpu_cluster 0 on
281 device lapic 0 on end
282 end
283 device domain 0 on
284 device pci 00.0 on end # Host Bridge
285 device pci 02.0 on end # Integrated Graphics Device
Nick Vaccaro5df5ade2018-11-13 00:53:15 -0800286
287 device pci 14.0 on
288 chip drivers/usb/acpi
289 register "desc" = ""Root Hub""
290 register "type" = "UPC_TYPE_HUB"
291 device usb 0.0 on
292 chip drivers/usb/acpi
293 register "desc" = ""USB Type C Port 1""
294 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
295 device usb 2.0 on end
296 end
297 chip drivers/usb/acpi
298 register "desc" = ""Bluetooth""
299 register "type" = "UPC_TYPE_INTERNAL"
300 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E2)"
301 device usb 2.2 on end
302 end
303 chip drivers/usb/acpi
304 register "desc" = ""USB Type C Port 2""
305 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
306 device usb 2.4 on end
307 end
308 chip drivers/usb/acpi
309 register "desc" = ""POGO""
310 register "type" = "UPC_TYPE_INTERNAL"
311 device usb 2.6 on end
312 end
313 end
314 end
315 end # USB xHCI
Nick Vaccaro17999942018-04-23 17:13:52 -0700316 device pci 14.1 on end # USB xDCI (OTG)
317 device pci 14.2 on end # Thermal Subsystem
Nick Vaccaro006114b2018-05-16 02:48:32 -0700318 device pci 15.0 on
319 chip drivers/i2c/hid
320 register "generic.hid" = ""WCOM50C1""
321 register "generic.desc" = ""WCOM Digitizer""
322 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
323 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
324 register "generic.probed" = "1"
325 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
Nick Vaccarof39e0f92018-11-30 16:02:14 -0800326 register "generic.reset_delay_ms" = "20"
Nick Vaccaro006114b2018-05-16 02:48:32 -0700327 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
328 register "generic.enable_delay_ms" = "1"
329 register "generic.has_power_resource" = "1"
Nick Vaccaro8b6f8cc2018-09-29 14:54:44 -0700330 register "generic.disable_gpio_export_in_crs" = "1"
Nick Vaccaro006114b2018-05-16 02:48:32 -0700331 register "hid_desc_reg_offset" = "0x1"
332 device i2c 0a on end
333 end
334 end # I2C #0 - Touchscreen
Enrico Granata95278a52018-06-20 13:08:23 -0700335 device pci 15.1 on
336 chip drivers/i2c/sx9310
Enrico Granataede8f262018-06-26 16:48:20 -0700337 register "desc" = ""Right SAR Proximity Sensor""
Enrico Granata95278a52018-06-20 13:08:23 -0700338 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700339 register "speed" = "I2C_SPEED_FAST"
Enrico Granataede8f262018-06-26 16:48:20 -0700340 register "uid" = "0"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700341 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700342 register "reg_prox_ctrl1" = "0x00"
343 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700344 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700345 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700346 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700347 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700348 register "reg_prox_ctrl7" = "0x0d"
349 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700350 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700351 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700352 register "reg_prox_ctrl11" = "0x00"
353 register "reg_prox_ctrl12" = "0x00"
354 register "reg_prox_ctrl13" = "0x00"
355 register "reg_prox_ctrl14" = "0x00"
356 register "reg_prox_ctrl15" = "0x00"
357 register "reg_prox_ctrl16" = "0x00"
358 register "reg_prox_ctrl17" = "0x00"
359 register "reg_prox_ctrl18" = "0x00"
360 register "reg_prox_ctrl19" = "0x00"
361 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700362 register "reg_sar_ctrl1" = "0x8a"
363 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700364 device i2c 28 on end
365 end
366 end # I2C #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700367 device pci 15.2 off end # I2C #2
368 device pci 15.3 on end # I2C #3 - Camera
369 device pci 16.0 on end # Management Engine Interface 1
370 device pci 16.1 off end # Management Engine Interface 2
371 device pci 16.2 off end # Management Engine IDE-R
372 device pci 16.3 off end # Management Engine KT Redirection
373 device pci 16.4 off end # Management Engine Interface 3
374 device pci 17.0 off end # SATA
375 device pci 19.0 on end # UART #2
Enrico Granata95278a52018-06-20 13:08:23 -0700376 device pci 19.1 on
377 chip drivers/i2c/sx9310
378 register "desc" = ""Left SAR Proximity Sensor""
379 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D10_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700380 register "speed" = "I2C_SPEED_FAST"
Enrico Granata95278a52018-06-20 13:08:23 -0700381 register "uid" = "1"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700382 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700383 register "reg_prox_ctrl1" = "0x00"
384 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700385 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700386 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700387 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700388 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700389 register "reg_prox_ctrl7" = "0x0d"
390 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700391 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700392 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700393 register "reg_prox_ctrl11" = "0x00"
394 register "reg_prox_ctrl12" = "0x00"
395 register "reg_prox_ctrl13" = "0x00"
396 register "reg_prox_ctrl14" = "0x00"
397 register "reg_prox_ctrl15" = "0x00"
398 register "reg_prox_ctrl16" = "0x00"
399 register "reg_prox_ctrl17" = "0x00"
400 register "reg_prox_ctrl18" = "0x00"
401 register "reg_prox_ctrl19" = "0x00"
402 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700403 register "reg_sar_ctrl1" = "0x8a"
404 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700405 device i2c 28 on end
406 end
407 end # I2C #5
Nick Vaccaro17999942018-04-23 17:13:52 -0700408 device pci 19.2 on
409 chip drivers/i2c/max98373
410 register "vmon_slot_no" = "4"
411 register "imon_slot_no" = "5"
412 register "uid" = "0"
413 register "desc" = ""RIGHT SPEAKER AMP""
414 register "name" = ""MAXR""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700415 device i2c 32 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700416 end
417 chip drivers/i2c/max98373
418 register "vmon_slot_no" = "6"
419 register "imon_slot_no" = "7"
420 register "uid" = "1"
421 register "desc" = ""LEFT SPEAKER AMP""
422 register "name" = ""MAXL""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700423 device i2c 31 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700424 end
Nick Vaccaro17999942018-04-23 17:13:52 -0700425 end # I2C #4 - Audio
426 device pci 1c.0 on
427 chip drivers/intel/wifi
Nick Vaccarod9169f82018-10-05 11:30:46 -0700428 register "wake" = "GPE0_DW2_01"
Nick Vaccaro17999942018-04-23 17:13:52 -0700429 device pci 00.0 on end
430 end
431 end # PCI Express Port 1
432 device pci 1c.1 off end # PCI Express Port 2
433 device pci 1c.2 off end # PCI Express Port 3
434 device pci 1c.3 off end # PCI Express Port 4
435 device pci 1c.4 off end # PCI Express Port 5
436 device pci 1c.5 off end # PCI Express Port 6
437 device pci 1c.6 off end # PCI Express Port 7
438 device pci 1c.7 off end # PCI Express Port 8
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700439 device pci 1d.0 on end # PCI Express Port 9
Nick Vaccaro17999942018-04-23 17:13:52 -0700440 device pci 1d.1 off end # PCI Express Port 10
441 device pci 1d.2 off end # PCI Express Port 11
442 device pci 1d.3 off end # PCI Express Port 12
443 device pci 1e.0 off end # UART #0
444 device pci 1e.1 off end # UART #1
445 device pci 1e.2 on
446 chip drivers/spi/acpi
447 register "hid" = "ACPI_DT_NAMESPACE_HID"
448 register "compat_string" = ""google,cr50""
449 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
450 device spi 0 on end
451 end
452 end # GSPI #0
Vincent Palatin405eb442018-05-14 12:12:16 +0200453 device pci 1e.3 on
454 chip drivers/spi/acpi
Furquan Shaikh6d2f7d22018-10-11 08:50:09 -0700455 register "name" = ""CRFP""
Vincent Palatin405eb442018-05-14 12:12:16 +0200456 register "hid" = "ACPI_DT_NAMESPACE_HID"
457 register "uid" = "1"
458 register "compat_string" = ""google,cros-ec-spi""
459 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C11_IRQ)"
460 register "wake" = "GPE0_DW0_09" # GPP_C9
Vincent Palatin405eb442018-05-14 12:12:16 +0200461 device spi 0 on end
Nick Vaccaro4f9ff532018-07-26 19:28:03 -0700462 end # FPMCU
Vincent Palatin405eb442018-05-14 12:12:16 +0200463 end # GSPI #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700464 device pci 1e.4 on end # eMMC
465 device pci 1e.5 off end # SDIO
466 device pci 1e.6 off end # SDCard
467 device pci 1f.0 on
468 chip ec/google/chromeec
469 device pnp 0c09.0 on end
470 end
471 end # LPC Interface
472 device pci 1f.1 on end # P2SB
473 device pci 1f.2 on end # Power Management Controller
Jenny TC096833f2018-12-11 16:16:11 +0530474 device pci 1f.3 on end # Intel HDA
Nick Vaccaro17999942018-04-23 17:13:52 -0700475 device pci 1f.4 on end # SMBus
476 device pci 1f.5 on end # PCH SPI
477 device pci 1f.6 off end # GbE
478 end
479end