blob: 75fcf9c54fc01ed75a427bbc7e6c4ca67ded2d91 [file] [log] [blame]
Nick Vaccaro17999942018-04-23 17:13:52 -07001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
Nick Vaccaro82aa8f82018-10-04 13:32:18 -07008 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Nick Vaccaro17999942018-04-23 17:13:52 -07009
Matt Delcoc1cb6da2018-08-15 11:55:26 -070010 register "eist_enable" = "1"
11
Nick Vaccaro17999942018-04-23 17:13:52 -070012 # GPE configuration
13 # Note that GPE events called out in ASL code rely on this
14 # route. i.e. If this route changes then the affected GPE
15 # offset bits also need to be changed.
Vincent Palatin405eb442018-05-14 12:12:16 +020016 register "gpe0_dw0" = "GPP_C"
Nick Vaccaro17999942018-04-23 17:13:52 -070017 register "gpe0_dw1" = "GPP_D"
18 register "gpe0_dw2" = "GPP_E"
19
20 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
21 register "gen1_dec" = "0x00fc0801"
22 register "gen2_dec" = "0x000c0201"
23 # EC memory map range is 0x900-0x9ff
24 register "gen3_dec" = "0x00fc0901"
25
26 # Enable DPTF
27 register "dptf_enable" = "1"
28
29 # Enable S0ix
30 register "s0ix_enable" = "1"
31
Shaunak Saha261d6262018-08-28 15:46:01 -070032 # Disable Command TriState
33 register "CmdTriStateDis" = "1"
34
Nick Vaccaro17999942018-04-23 17:13:52 -070035 # FSP Configuration
36 register "ProbelessTrace" = "0"
37 register "EnableLan" = "0"
38 register "EnableSata" = "0"
39 register "SataSalpSupport" = "0"
40 register "SataMode" = "0"
41 register "SataPortsEnable[0]" = "0"
42 register "EnableAzalia" = "1"
43 register "DspEnable" = "1"
44 register "IoBufferOwnership" = "3"
45 register "EnableTraceHub" = "0"
46 register "SsicPortEnable" = "0"
47 register "SmbusEnable" = "1"
Lijian Zhao58f68e82018-06-15 15:50:32 -070048 register "Cio2Enable" = "1"
49 register "SaImguEnable" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070050 register "ScsEmmcEnabled" = "1"
51 register "ScsEmmcHs400Enabled" = "1"
52 register "ScsSdCardEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070053 register "PttSwitch" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070054 register "SkipExtGfxScan" = "1"
55 register "Device4Enable" = "1"
56 register "HeciEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070057 register "SaGv" = "3"
Nick Vaccaro17999942018-04-23 17:13:52 -070058 register "PmConfigSlpS3MinAssert" = "2" # 50ms
59 register "PmConfigSlpS4MinAssert" = "1" # 1s
60 register "PmConfigSlpSusMinAssert" = "1" # 500ms
61 register "PmConfigSlpAMinAssert" = "3" # 2s
62 register "PmTimerDisabled" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070063
Pratik Prajapati05451662018-06-27 11:17:56 -070064 # Set speed_shift_enable to 1 to enable P-States, and 0 to disable
65 register "speed_shift_enable" = "1"
Sumeet Pawnikare6e84f12018-09-21 14:59:22 +053066 register "tdp_pl1_override" = "7"
Pratik Prajapati4c067c82018-06-20 17:04:32 -070067 register "tdp_pl2_override" = "18"
Nick Vaccaro17999942018-04-23 17:13:52 -070068 register "psys_pmax" = "45"
69 register "tcc_offset" = "10"
Nick Vaccaro17999942018-04-23 17:13:52 -070070
71 register "pirqa_routing" = "PCH_IRQ11"
72 register "pirqb_routing" = "PCH_IRQ10"
73 register "pirqc_routing" = "PCH_IRQ11"
74 register "pirqd_routing" = "PCH_IRQ11"
75 register "pirqe_routing" = "PCH_IRQ11"
76 register "pirqf_routing" = "PCH_IRQ11"
77 register "pirqg_routing" = "PCH_IRQ11"
78 register "pirqh_routing" = "PCH_IRQ11"
79
80 # VR Settings Configuration for 4 Domains
81 #+----------------+-------+-------+-------+-------+
82 #| Domain/Setting | SA | IA | GTUS | GTS |
83 #+----------------+-------+-------+-------+-------+
84 #| Psi1Threshold | 20A | 20A | 20A | 20A |
85 #| Psi2Threshold | 2A | 2A | 2A | 2A |
86 #| Psi3Threshold | 1A | 1A | 1A | 1A |
87 #| Psi3Enable | 1 | 1 | 1 | 1 |
88 #| Psi4Enable | 1 | 1 | 1 | 1 |
89 #| ImonSlope | 0 | 0 | 0 | 0 |
90 #| ImonOffset | 0 | 0 | 0 | 0 |
Nick Vaccaro4cb8ac22018-08-09 16:05:15 -070091 #| IccMax | Set by SoC code per CPU SKU |
Nick Vaccaro17999942018-04-23 17:13:52 -070092 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Pratik Prajapati4c067c82018-06-20 17:04:32 -070093 #| AcLoadline | 14.9 | 4 | 5.7 | 4.57 |
94 #| DcLoadline | 14.2 | 4 | 4.2 | 4.3 |
Nick Vaccaro17999942018-04-23 17:13:52 -070095 #+----------------+-------+-------+-------+-------+
96 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
97 .vr_config_enable = 1,
98 .psi1threshold = VR_CFG_AMP(20),
99 .psi2threshold = VR_CFG_AMP(2),
100 .psi3threshold = VR_CFG_AMP(1),
101 .psi3enable = 1,
102 .psi4enable = 1,
103 .imon_slope = 0x0,
104 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700105 .voltage_limit = 1520,
106 .ac_loadline = 1490,
107 .dc_loadline = 1420,
108 }"
109
110 register "domain_vr_config[VR_IA_CORE]" = "{
111 .vr_config_enable = 1,
112 .psi1threshold = VR_CFG_AMP(20),
113 .psi2threshold = VR_CFG_AMP(2),
114 .psi3threshold = VR_CFG_AMP(1),
115 .psi3enable = 1,
116 .psi4enable = 1,
117 .imon_slope = 0x0,
118 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700119 .voltage_limit = 1520,
Pratik Prajapati4c067c82018-06-20 17:04:32 -0700120 .ac_loadline = 400,
121 .dc_loadline = 400,
Nick Vaccaro17999942018-04-23 17:13:52 -0700122 }"
123
124 register "domain_vr_config[VR_GT_UNSLICED]" = "{
125 .vr_config_enable = 1,
126 .psi1threshold = VR_CFG_AMP(20),
127 .psi2threshold = VR_CFG_AMP(2),
128 .psi3threshold = VR_CFG_AMP(1),
129 .psi3enable = 1,
130 .psi4enable = 1,
131 .imon_slope = 0x0,
132 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700133 .voltage_limit = 1520,
134 .ac_loadline = 570,
135 .dc_loadline = 420,
136 }"
137
138 register "domain_vr_config[VR_GT_SLICED]" = "{
139 .vr_config_enable = 1,
140 .psi1threshold = VR_CFG_AMP(20),
141 .psi2threshold = VR_CFG_AMP(2),
142 .psi3threshold = VR_CFG_AMP(1),
143 .psi3enable = 1,
144 .psi4enable = 1,
145 .imon_slope = 0x0,
146 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700147 .voltage_limit = 1520,
148 .ac_loadline = 457,
149 .dc_loadline = 430,
150 }"
151
152 # PCIe Root port 1 with SRCCLKREQ1#
153 register "PcieRpEnable[0]" = "1"
154 register "PcieRpClkReqSupport[0]" = "1"
155 register "PcieRpClkReqNumber[0]" = "1"
156 register "PcieRpClkSrcNumber[0]" = "1"
157 register "PcieRpAdvancedErrorReporting[0]" = "1"
158 register "PcieRpLtrEnable[0]" = "1"
159
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700160 # Root port 9 (x2)
161 # PcieRpEnable: Enable root port
162 # PcieRpClkReqSupport: Enable CLKREQ#
163 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Nick Vaccaroccb62962018-07-18 11:19:40 -0700164 # PcieRpClkSrcNumber: Uses 3
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700165 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
166 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
167 register "PcieRpEnable[8]" = "1"
168 register "PcieRpClkReqSupport[8]" = "1"
169 register "PcieRpClkReqNumber[8]" = "2"
Nick Vaccaroccb62962018-07-18 11:19:40 -0700170 register "PcieRpClkSrcNumber[8]" = "3"
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700171 register "PcieRpAdvancedErrorReporting[8]" = "1"
172 register "PcieRpLtrEnable[8]" = "1"
173
Nick Vaccaro17999942018-04-23 17:13:52 -0700174 # USB 2.0
175 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
176 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
177 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
178 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Nick Vaccaroa613ccd2018-05-16 02:47:40 -0700179 register "usb2_ports[6]" = "USB2_PORT_LONG(OC_SKIP)" # pogo port
180 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Empty
Nick Vaccaro17999942018-04-23 17:13:52 -0700181 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
182
183 # USB 3.0
184 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
185 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
186 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
187 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
188
Subrata Banikc4986eb2018-05-09 14:55:09 +0530189 # Intel Common SoC Config
190 #+-------------------+---------------------------+
191 #| Field | Value |
192 #+-------------------+---------------------------+
193 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
194 #| GSPI0 | cr50 TPM. Early init is |
195 #| | required to set up a BAR |
196 #| | for TPM communication |
197 #| | before memory is up |
198 #| I2C0 | Touchscreen |
199 #| I2C1 | Trackpad |
200 #| I2C3 | Camera |
201 #| I2C4 | Audio |
202 #| I2C5 | Rear Camera & SAR |
Subrata Banikc077b222019-08-01 10:50:35 +0530203 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530204 #+-------------------+---------------------------+
205 register "common_soc_config" = "{
206 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
207 .i2c[0] = {
208 .speed = I2C_SPEED_FAST,
209 .rise_time_ns = 98,
210 .fall_time_ns = 38,
211 },
212 .i2c[1] = {
213 .speed = I2C_SPEED_FAST,
214 .speed_config[0] = {
215 .speed = I2C_SPEED_FAST,
216 .scl_lcnt = 186,
217 .scl_hcnt = 93,
218 .sda_hold = 36,
219 },
220 },
221 .i2c[3] = {
222 .speed = I2C_SPEED_FAST,
223 .rise_time_ns = 98,
224 .fall_time_ns = 38,
225 },
226 .i2c[4] = {
227 .speed = I2C_SPEED_FAST,
228 .speed_config[0] = {
229 .speed = I2C_SPEED_FAST,
230 .scl_lcnt = 176,
231 .scl_hcnt = 95,
232 .sda_hold = 36,
233 }
234 },
235 .i2c[5] = {
236 .speed = I2C_SPEED_FAST,
237 .rise_time_ns = 98,
238 .fall_time_ns = 38,
239 },
240 .gspi[0] = {
241 .speed_mhz = 1,
242 .early_init = 1,
243 },
Subrata Banikc077b222019-08-01 10:50:35 +0530244 .pch_thermal_trip = 75,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530245 }"
Nick Vaccaro17999942018-04-23 17:13:52 -0700246 # Touchscreen
247 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Nick Vaccaro17999942018-04-23 17:13:52 -0700248
249 # Trackpad
250 register "i2c_voltage[1]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700251
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700252 # Front Camera
Nick Vaccaro17999942018-04-23 17:13:52 -0700253 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700254
255 # Audio
256 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700257
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700258 # Rear Camera & SAR
259 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700260
261 register "SerialIoDevMode" = "{
262 [PchSerialIoIndexI2C0] = PchSerialIoPci,
263 [PchSerialIoIndexI2C1] = PchSerialIoPci,
264 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
265 [PchSerialIoIndexI2C3] = PchSerialIoPci,
266 [PchSerialIoIndexI2C4] = PchSerialIoPci,
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700267 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Nick Vaccaro17999942018-04-23 17:13:52 -0700268 [PchSerialIoIndexSpi0] = PchSerialIoPci,
269 [PchSerialIoIndexSpi1] = PchSerialIoPci,
270 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
271 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
272 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
273 }"
274
275 device cpu_cluster 0 on
276 device lapic 0 on end
277 end
278 device domain 0 on
279 device pci 00.0 on end # Host Bridge
280 device pci 02.0 on end # Integrated Graphics Device
Nick Vaccaro5df5ade2018-11-13 00:53:15 -0800281
282 device pci 14.0 on
283 chip drivers/usb/acpi
284 register "desc" = ""Root Hub""
285 register "type" = "UPC_TYPE_HUB"
286 device usb 0.0 on
287 chip drivers/usb/acpi
288 register "desc" = ""USB Type C Port 1""
289 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
290 device usb 2.0 on end
291 end
292 chip drivers/usb/acpi
293 register "desc" = ""Bluetooth""
294 register "type" = "UPC_TYPE_INTERNAL"
295 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E2)"
296 device usb 2.2 on end
297 end
298 chip drivers/usb/acpi
299 register "desc" = ""USB Type C Port 2""
300 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
301 device usb 2.4 on end
302 end
303 chip drivers/usb/acpi
304 register "desc" = ""POGO""
305 register "type" = "UPC_TYPE_INTERNAL"
306 device usb 2.6 on end
307 end
308 end
309 end
310 end # USB xHCI
Nick Vaccaro17999942018-04-23 17:13:52 -0700311 device pci 14.1 on end # USB xDCI (OTG)
312 device pci 14.2 on end # Thermal Subsystem
Nick Vaccaro006114b2018-05-16 02:48:32 -0700313 device pci 15.0 on
314 chip drivers/i2c/hid
315 register "generic.hid" = ""WCOM50C1""
316 register "generic.desc" = ""WCOM Digitizer""
317 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
318 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
319 register "generic.probed" = "1"
320 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
Nick Vaccarof39e0f92018-11-30 16:02:14 -0800321 register "generic.reset_delay_ms" = "20"
Nick Vaccaro006114b2018-05-16 02:48:32 -0700322 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
323 register "generic.enable_delay_ms" = "1"
324 register "generic.has_power_resource" = "1"
Nick Vaccaro8b6f8cc2018-09-29 14:54:44 -0700325 register "generic.disable_gpio_export_in_crs" = "1"
Nick Vaccaro006114b2018-05-16 02:48:32 -0700326 register "hid_desc_reg_offset" = "0x1"
327 device i2c 0a on end
328 end
329 end # I2C #0 - Touchscreen
Enrico Granata95278a52018-06-20 13:08:23 -0700330 device pci 15.1 on
331 chip drivers/i2c/sx9310
Enrico Granataede8f262018-06-26 16:48:20 -0700332 register "desc" = ""Right SAR Proximity Sensor""
Enrico Granata95278a52018-06-20 13:08:23 -0700333 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700334 register "speed" = "I2C_SPEED_FAST"
Enrico Granataede8f262018-06-26 16:48:20 -0700335 register "uid" = "0"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700336 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700337 register "reg_prox_ctrl1" = "0x00"
338 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700339 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700340 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700341 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700342 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700343 register "reg_prox_ctrl7" = "0x0d"
344 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700345 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700346 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700347 register "reg_prox_ctrl11" = "0x00"
348 register "reg_prox_ctrl12" = "0x00"
349 register "reg_prox_ctrl13" = "0x00"
350 register "reg_prox_ctrl14" = "0x00"
351 register "reg_prox_ctrl15" = "0x00"
352 register "reg_prox_ctrl16" = "0x00"
353 register "reg_prox_ctrl17" = "0x00"
354 register "reg_prox_ctrl18" = "0x00"
355 register "reg_prox_ctrl19" = "0x00"
356 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700357 register "reg_sar_ctrl1" = "0x8a"
358 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700359 device i2c 28 on end
360 end
361 end # I2C #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700362 device pci 15.2 off end # I2C #2
363 device pci 15.3 on end # I2C #3 - Camera
364 device pci 16.0 on end # Management Engine Interface 1
365 device pci 16.1 off end # Management Engine Interface 2
366 device pci 16.2 off end # Management Engine IDE-R
367 device pci 16.3 off end # Management Engine KT Redirection
368 device pci 16.4 off end # Management Engine Interface 3
369 device pci 17.0 off end # SATA
370 device pci 19.0 on end # UART #2
Enrico Granata95278a52018-06-20 13:08:23 -0700371 device pci 19.1 on
372 chip drivers/i2c/sx9310
373 register "desc" = ""Left SAR Proximity Sensor""
374 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D10_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700375 register "speed" = "I2C_SPEED_FAST"
Enrico Granata95278a52018-06-20 13:08:23 -0700376 register "uid" = "1"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700377 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700378 register "reg_prox_ctrl1" = "0x00"
379 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700380 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700381 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700382 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700383 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700384 register "reg_prox_ctrl7" = "0x0d"
385 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700386 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700387 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700388 register "reg_prox_ctrl11" = "0x00"
389 register "reg_prox_ctrl12" = "0x00"
390 register "reg_prox_ctrl13" = "0x00"
391 register "reg_prox_ctrl14" = "0x00"
392 register "reg_prox_ctrl15" = "0x00"
393 register "reg_prox_ctrl16" = "0x00"
394 register "reg_prox_ctrl17" = "0x00"
395 register "reg_prox_ctrl18" = "0x00"
396 register "reg_prox_ctrl19" = "0x00"
397 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700398 register "reg_sar_ctrl1" = "0x8a"
399 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700400 device i2c 28 on end
401 end
402 end # I2C #5
Nick Vaccaro17999942018-04-23 17:13:52 -0700403 device pci 19.2 on
404 chip drivers/i2c/max98373
405 register "vmon_slot_no" = "4"
406 register "imon_slot_no" = "5"
407 register "uid" = "0"
408 register "desc" = ""RIGHT SPEAKER AMP""
409 register "name" = ""MAXR""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700410 device i2c 32 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700411 end
412 chip drivers/i2c/max98373
413 register "vmon_slot_no" = "6"
414 register "imon_slot_no" = "7"
415 register "uid" = "1"
416 register "desc" = ""LEFT SPEAKER AMP""
417 register "name" = ""MAXL""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700418 device i2c 31 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700419 end
Nick Vaccaro17999942018-04-23 17:13:52 -0700420 end # I2C #4 - Audio
421 device pci 1c.0 on
422 chip drivers/intel/wifi
Nick Vaccarod9169f82018-10-05 11:30:46 -0700423 register "wake" = "GPE0_DW2_01"
Nick Vaccaro17999942018-04-23 17:13:52 -0700424 device pci 00.0 on end
425 end
426 end # PCI Express Port 1
427 device pci 1c.1 off end # PCI Express Port 2
428 device pci 1c.2 off end # PCI Express Port 3
429 device pci 1c.3 off end # PCI Express Port 4
430 device pci 1c.4 off end # PCI Express Port 5
431 device pci 1c.5 off end # PCI Express Port 6
432 device pci 1c.6 off end # PCI Express Port 7
433 device pci 1c.7 off end # PCI Express Port 8
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700434 device pci 1d.0 on end # PCI Express Port 9
Nick Vaccaro17999942018-04-23 17:13:52 -0700435 device pci 1d.1 off end # PCI Express Port 10
436 device pci 1d.2 off end # PCI Express Port 11
437 device pci 1d.3 off end # PCI Express Port 12
438 device pci 1e.0 off end # UART #0
439 device pci 1e.1 off end # UART #1
440 device pci 1e.2 on
441 chip drivers/spi/acpi
442 register "hid" = "ACPI_DT_NAMESPACE_HID"
443 register "compat_string" = ""google,cr50""
444 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
445 device spi 0 on end
446 end
447 end # GSPI #0
Vincent Palatin405eb442018-05-14 12:12:16 +0200448 device pci 1e.3 on
449 chip drivers/spi/acpi
Furquan Shaikh6d2f7d22018-10-11 08:50:09 -0700450 register "name" = ""CRFP""
Vincent Palatin405eb442018-05-14 12:12:16 +0200451 register "hid" = "ACPI_DT_NAMESPACE_HID"
452 register "uid" = "1"
453 register "compat_string" = ""google,cros-ec-spi""
454 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C11_IRQ)"
455 register "wake" = "GPE0_DW0_09" # GPP_C9
Vincent Palatin405eb442018-05-14 12:12:16 +0200456 device spi 0 on end
Nick Vaccaro4f9ff532018-07-26 19:28:03 -0700457 end # FPMCU
Vincent Palatin405eb442018-05-14 12:12:16 +0200458 end # GSPI #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700459 device pci 1e.4 on end # eMMC
460 device pci 1e.5 off end # SDIO
461 device pci 1e.6 off end # SDCard
462 device pci 1f.0 on
463 chip ec/google/chromeec
464 device pnp 0c09.0 on end
465 end
466 end # LPC Interface
467 device pci 1f.1 on end # P2SB
468 device pci 1f.2 on end # Power Management Controller
Jenny TC096833f2018-12-11 16:16:11 +0530469 device pci 1f.3 on end # Intel HDA
Nick Vaccaro17999942018-04-23 17:13:52 -0700470 device pci 1f.4 on end # SMBus
471 device pci 1f.5 on end # PCH SPI
472 device pci 1f.6 off end # GbE
473 end
474end