blob: 2c074e90dbdab5ae9a0dfe6673a7af28912e4284 [file] [log] [blame]
Nick Vaccaro17999942018-04-23 17:13:52 -07001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
Vincent Palatin405eb442018-05-14 12:12:16 +020014 register "gpe0_dw0" = "GPP_C"
Nick Vaccaro17999942018-04-23 17:13:52 -070015 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
24 # Enable DPTF
25 register "dptf_enable" = "1"
26
27 # Enable S0ix
28 register "s0ix_enable" = "1"
29
30 # FSP Configuration
31 register "ProbelessTrace" = "0"
32 register "EnableLan" = "0"
33 register "EnableSata" = "0"
34 register "SataSalpSupport" = "0"
35 register "SataMode" = "0"
36 register "SataPortsEnable[0]" = "0"
37 register "EnableAzalia" = "1"
38 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
40 register "EnableTraceHub" = "0"
41 register "SsicPortEnable" = "0"
42 register "SmbusEnable" = "1"
Lijian Zhao58f68e82018-06-15 15:50:32 -070043 register "Cio2Enable" = "1"
44 register "SaImguEnable" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070045 register "ScsEmmcEnabled" = "1"
46 register "ScsEmmcHs400Enabled" = "1"
47 register "ScsSdCardEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070048 register "PttSwitch" = "0"
49 register "InternalGfx" = "1"
50 register "SkipExtGfxScan" = "1"
51 register "Device4Enable" = "1"
52 register "HeciEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070053 register "SaGv" = "3"
54 register "SerialIrqConfigSirqEnable" = "1"
55 register "PmConfigSlpS3MinAssert" = "2" # 50ms
56 register "PmConfigSlpS4MinAssert" = "1" # 1s
57 register "PmConfigSlpSusMinAssert" = "1" # 500ms
58 register "PmConfigSlpAMinAssert" = "3" # 2s
59 register "PmTimerDisabled" = "1"
60 register "VmxEnable" = "1"
61
Pratik Prajapati05451662018-06-27 11:17:56 -070062 # Set speed_shift_enable to 1 to enable P-States, and 0 to disable
63 register "speed_shift_enable" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070064 register "dptf_enable" = "1"
Pratik Prajapati4c067c82018-06-20 17:04:32 -070065 register "tdp_pl2_override" = "18"
Nick Vaccaro17999942018-04-23 17:13:52 -070066 register "psys_pmax" = "45"
67 register "tcc_offset" = "10"
68 register "pch_trip_temp" = "75"
Nick Vaccaro17999942018-04-23 17:13:52 -070069
70 register "pirqa_routing" = "PCH_IRQ11"
71 register "pirqb_routing" = "PCH_IRQ10"
72 register "pirqc_routing" = "PCH_IRQ11"
73 register "pirqd_routing" = "PCH_IRQ11"
74 register "pirqe_routing" = "PCH_IRQ11"
75 register "pirqf_routing" = "PCH_IRQ11"
76 register "pirqg_routing" = "PCH_IRQ11"
77 register "pirqh_routing" = "PCH_IRQ11"
78
79 # VR Settings Configuration for 4 Domains
80 #+----------------+-------+-------+-------+-------+
81 #| Domain/Setting | SA | IA | GTUS | GTS |
82 #+----------------+-------+-------+-------+-------+
83 #| Psi1Threshold | 20A | 20A | 20A | 20A |
84 #| Psi2Threshold | 2A | 2A | 2A | 2A |
85 #| Psi3Threshold | 1A | 1A | 1A | 1A |
86 #| Psi3Enable | 1 | 1 | 1 | 1 |
87 #| Psi4Enable | 1 | 1 | 1 | 1 |
88 #| ImonSlope | 0 | 0 | 0 | 0 |
89 #| ImonOffset | 0 | 0 | 0 | 0 |
Nick Vaccaro4cb8ac22018-08-09 16:05:15 -070090 #| IccMax | Set by SoC code per CPU SKU |
Nick Vaccaro17999942018-04-23 17:13:52 -070091 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Pratik Prajapati4c067c82018-06-20 17:04:32 -070092 #| AcLoadline | 14.9 | 4 | 5.7 | 4.57 |
93 #| DcLoadline | 14.2 | 4 | 4.2 | 4.3 |
Nick Vaccaro17999942018-04-23 17:13:52 -070094 #+----------------+-------+-------+-------+-------+
95 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
96 .vr_config_enable = 1,
97 .psi1threshold = VR_CFG_AMP(20),
98 .psi2threshold = VR_CFG_AMP(2),
99 .psi3threshold = VR_CFG_AMP(1),
100 .psi3enable = 1,
101 .psi4enable = 1,
102 .imon_slope = 0x0,
103 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700104 .voltage_limit = 1520,
105 .ac_loadline = 1490,
106 .dc_loadline = 1420,
107 }"
108
109 register "domain_vr_config[VR_IA_CORE]" = "{
110 .vr_config_enable = 1,
111 .psi1threshold = VR_CFG_AMP(20),
112 .psi2threshold = VR_CFG_AMP(2),
113 .psi3threshold = VR_CFG_AMP(1),
114 .psi3enable = 1,
115 .psi4enable = 1,
116 .imon_slope = 0x0,
117 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700118 .voltage_limit = 1520,
Pratik Prajapati4c067c82018-06-20 17:04:32 -0700119 .ac_loadline = 400,
120 .dc_loadline = 400,
Nick Vaccaro17999942018-04-23 17:13:52 -0700121 }"
122
123 register "domain_vr_config[VR_GT_UNSLICED]" = "{
124 .vr_config_enable = 1,
125 .psi1threshold = VR_CFG_AMP(20),
126 .psi2threshold = VR_CFG_AMP(2),
127 .psi3threshold = VR_CFG_AMP(1),
128 .psi3enable = 1,
129 .psi4enable = 1,
130 .imon_slope = 0x0,
131 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700132 .voltage_limit = 1520,
133 .ac_loadline = 570,
134 .dc_loadline = 420,
135 }"
136
137 register "domain_vr_config[VR_GT_SLICED]" = "{
138 .vr_config_enable = 1,
139 .psi1threshold = VR_CFG_AMP(20),
140 .psi2threshold = VR_CFG_AMP(2),
141 .psi3threshold = VR_CFG_AMP(1),
142 .psi3enable = 1,
143 .psi4enable = 1,
144 .imon_slope = 0x0,
145 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700146 .voltage_limit = 1520,
147 .ac_loadline = 457,
148 .dc_loadline = 430,
149 }"
150
151 # PCIe Root port 1 with SRCCLKREQ1#
152 register "PcieRpEnable[0]" = "1"
153 register "PcieRpClkReqSupport[0]" = "1"
154 register "PcieRpClkReqNumber[0]" = "1"
155 register "PcieRpClkSrcNumber[0]" = "1"
156 register "PcieRpAdvancedErrorReporting[0]" = "1"
157 register "PcieRpLtrEnable[0]" = "1"
158
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700159 # Root port 9 (x2)
160 # PcieRpEnable: Enable root port
161 # PcieRpClkReqSupport: Enable CLKREQ#
162 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Nick Vaccaroccb62962018-07-18 11:19:40 -0700163 # PcieRpClkSrcNumber: Uses 3
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700164 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
165 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
166 register "PcieRpEnable[8]" = "1"
167 register "PcieRpClkReqSupport[8]" = "1"
168 register "PcieRpClkReqNumber[8]" = "2"
Nick Vaccaroccb62962018-07-18 11:19:40 -0700169 register "PcieRpClkSrcNumber[8]" = "3"
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700170 register "PcieRpAdvancedErrorReporting[8]" = "1"
171 register "PcieRpLtrEnable[8]" = "1"
172
Nick Vaccaro17999942018-04-23 17:13:52 -0700173 # USB 2.0
174 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
175 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
176 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
177 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Nick Vaccaroa613ccd2018-05-16 02:47:40 -0700178 register "usb2_ports[6]" = "USB2_PORT_LONG(OC_SKIP)" # pogo port
179 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Empty
Nick Vaccaro17999942018-04-23 17:13:52 -0700180 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
181
182 # USB 3.0
183 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
184 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
185 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
186 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
187
Subrata Banikc4986eb2018-05-09 14:55:09 +0530188 # Intel Common SoC Config
189 #+-------------------+---------------------------+
190 #| Field | Value |
191 #+-------------------+---------------------------+
192 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
193 #| GSPI0 | cr50 TPM. Early init is |
194 #| | required to set up a BAR |
195 #| | for TPM communication |
196 #| | before memory is up |
197 #| I2C0 | Touchscreen |
198 #| I2C1 | Trackpad |
199 #| I2C3 | Camera |
200 #| I2C4 | Audio |
201 #| I2C5 | Rear Camera & SAR |
202 #+-------------------+---------------------------+
203 register "common_soc_config" = "{
204 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
205 .i2c[0] = {
206 .speed = I2C_SPEED_FAST,
207 .rise_time_ns = 98,
208 .fall_time_ns = 38,
209 },
210 .i2c[1] = {
211 .speed = I2C_SPEED_FAST,
212 .speed_config[0] = {
213 .speed = I2C_SPEED_FAST,
214 .scl_lcnt = 186,
215 .scl_hcnt = 93,
216 .sda_hold = 36,
217 },
218 },
219 .i2c[3] = {
220 .speed = I2C_SPEED_FAST,
221 .rise_time_ns = 98,
222 .fall_time_ns = 38,
223 },
224 .i2c[4] = {
225 .speed = I2C_SPEED_FAST,
226 .speed_config[0] = {
227 .speed = I2C_SPEED_FAST,
228 .scl_lcnt = 176,
229 .scl_hcnt = 95,
230 .sda_hold = 36,
231 }
232 },
233 .i2c[5] = {
234 .speed = I2C_SPEED_FAST,
235 .rise_time_ns = 98,
236 .fall_time_ns = 38,
237 },
238 .gspi[0] = {
239 .speed_mhz = 1,
240 .early_init = 1,
241 },
242 }"
Nick Vaccaro17999942018-04-23 17:13:52 -0700243 # Touchscreen
244 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Nick Vaccaro17999942018-04-23 17:13:52 -0700245
246 # Trackpad
247 register "i2c_voltage[1]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700248
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700249 # Front Camera
Nick Vaccaro17999942018-04-23 17:13:52 -0700250 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700251
252 # Audio
253 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700254
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700255 # Rear Camera & SAR
256 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700257
258 register "SerialIoDevMode" = "{
259 [PchSerialIoIndexI2C0] = PchSerialIoPci,
260 [PchSerialIoIndexI2C1] = PchSerialIoPci,
261 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
262 [PchSerialIoIndexI2C3] = PchSerialIoPci,
263 [PchSerialIoIndexI2C4] = PchSerialIoPci,
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700264 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Nick Vaccaro17999942018-04-23 17:13:52 -0700265 [PchSerialIoIndexSpi0] = PchSerialIoPci,
266 [PchSerialIoIndexSpi1] = PchSerialIoPci,
267 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
268 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
269 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
270 }"
271
272 device cpu_cluster 0 on
273 device lapic 0 on end
274 end
275 device domain 0 on
276 device pci 00.0 on end # Host Bridge
277 device pci 02.0 on end # Integrated Graphics Device
278 device pci 14.0 on end # USB xHCI
279 device pci 14.1 on end # USB xDCI (OTG)
280 device pci 14.2 on end # Thermal Subsystem
Nick Vaccaro006114b2018-05-16 02:48:32 -0700281 device pci 15.0 on
282 chip drivers/i2c/hid
283 register "generic.hid" = ""WCOM50C1""
284 register "generic.desc" = ""WCOM Digitizer""
285 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
286 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
287 register "generic.probed" = "1"
288 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
289 register "generic.reset_delay_ms" = "1"
290 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
291 register "generic.enable_delay_ms" = "1"
292 register "generic.has_power_resource" = "1"
293 register "hid_desc_reg_offset" = "0x1"
294 device i2c 0a on end
295 end
296 end # I2C #0 - Touchscreen
Enrico Granata95278a52018-06-20 13:08:23 -0700297 device pci 15.1 on
298 chip drivers/i2c/sx9310
Enrico Granataede8f262018-06-26 16:48:20 -0700299 register "desc" = ""Right SAR Proximity Sensor""
Enrico Granata95278a52018-06-20 13:08:23 -0700300 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
301 register "speed" = "I2C_SPEED_FAST_PLUS"
Enrico Granataede8f262018-06-26 16:48:20 -0700302 register "uid" = "0"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700303 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700304 register "reg_prox_ctrl1" = "0x00"
305 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700306 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700307 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700308 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700309 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700310 register "reg_prox_ctrl7" = "0x0d"
311 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700312 register "reg_prox_ctrl9" = "0x43"
313 register "reg_prox_ctrl10" = "0x11"
314 register "reg_prox_ctrl11" = "0x00"
315 register "reg_prox_ctrl12" = "0x00"
316 register "reg_prox_ctrl13" = "0x00"
317 register "reg_prox_ctrl14" = "0x00"
318 register "reg_prox_ctrl15" = "0x00"
319 register "reg_prox_ctrl16" = "0x00"
320 register "reg_prox_ctrl17" = "0x00"
321 register "reg_prox_ctrl18" = "0x00"
322 register "reg_prox_ctrl19" = "0x00"
323 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700324 register "reg_sar_ctrl1" = "0x8a"
325 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700326 device i2c 28 on end
327 end
328 end # I2C #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700329 device pci 15.2 off end # I2C #2
330 device pci 15.3 on end # I2C #3 - Camera
331 device pci 16.0 on end # Management Engine Interface 1
332 device pci 16.1 off end # Management Engine Interface 2
333 device pci 16.2 off end # Management Engine IDE-R
334 device pci 16.3 off end # Management Engine KT Redirection
335 device pci 16.4 off end # Management Engine Interface 3
336 device pci 17.0 off end # SATA
337 device pci 19.0 on end # UART #2
Enrico Granata95278a52018-06-20 13:08:23 -0700338 device pci 19.1 on
339 chip drivers/i2c/sx9310
340 register "desc" = ""Left SAR Proximity Sensor""
341 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D10_IRQ)"
342 register "speed" = "I2C_SPEED_FAST_PLUS"
343 register "uid" = "1"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700344 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700345 register "reg_prox_ctrl1" = "0x00"
346 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700347 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700348 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700349 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700350 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700351 register "reg_prox_ctrl7" = "0x0d"
352 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700353 register "reg_prox_ctrl9" = "0x43"
354 register "reg_prox_ctrl10" = "0x11"
355 register "reg_prox_ctrl11" = "0x00"
356 register "reg_prox_ctrl12" = "0x00"
357 register "reg_prox_ctrl13" = "0x00"
358 register "reg_prox_ctrl14" = "0x00"
359 register "reg_prox_ctrl15" = "0x00"
360 register "reg_prox_ctrl16" = "0x00"
361 register "reg_prox_ctrl17" = "0x00"
362 register "reg_prox_ctrl18" = "0x00"
363 register "reg_prox_ctrl19" = "0x00"
364 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700365 register "reg_sar_ctrl1" = "0x8a"
366 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700367 device i2c 28 on end
368 end
369 end # I2C #5
Nick Vaccaro17999942018-04-23 17:13:52 -0700370 device pci 19.2 on
371 chip drivers/i2c/max98373
372 register "vmon_slot_no" = "4"
373 register "imon_slot_no" = "5"
374 register "uid" = "0"
375 register "desc" = ""RIGHT SPEAKER AMP""
376 register "name" = ""MAXR""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700377 device i2c 32 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700378 end
379 chip drivers/i2c/max98373
380 register "vmon_slot_no" = "6"
381 register "imon_slot_no" = "7"
382 register "uid" = "1"
383 register "desc" = ""LEFT SPEAKER AMP""
384 register "name" = ""MAXL""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700385 device i2c 31 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700386 end
Nick Vaccaro17999942018-04-23 17:13:52 -0700387 end # I2C #4 - Audio
388 device pci 1c.0 on
389 chip drivers/intel/wifi
390 register "wake" = "GPE0_PCI_EXP"
391 device pci 00.0 on end
392 end
393 end # PCI Express Port 1
394 device pci 1c.1 off end # PCI Express Port 2
395 device pci 1c.2 off end # PCI Express Port 3
396 device pci 1c.3 off end # PCI Express Port 4
397 device pci 1c.4 off end # PCI Express Port 5
398 device pci 1c.5 off end # PCI Express Port 6
399 device pci 1c.6 off end # PCI Express Port 7
400 device pci 1c.7 off end # PCI Express Port 8
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700401 device pci 1d.0 on end # PCI Express Port 9
Nick Vaccaro17999942018-04-23 17:13:52 -0700402 device pci 1d.1 off end # PCI Express Port 10
403 device pci 1d.2 off end # PCI Express Port 11
404 device pci 1d.3 off end # PCI Express Port 12
405 device pci 1e.0 off end # UART #0
406 device pci 1e.1 off end # UART #1
407 device pci 1e.2 on
408 chip drivers/spi/acpi
409 register "hid" = "ACPI_DT_NAMESPACE_HID"
410 register "compat_string" = ""google,cr50""
411 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
412 device spi 0 on end
413 end
414 end # GSPI #0
Vincent Palatin405eb442018-05-14 12:12:16 +0200415 device pci 1e.3 on
416 chip drivers/spi/acpi
417 register "hid" = "ACPI_DT_NAMESPACE_HID"
418 register "uid" = "1"
419 register "compat_string" = ""google,cros-ec-spi""
420 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C11_IRQ)"
421 register "wake" = "GPE0_DW0_09" # GPP_C9
Vincent Palatin405eb442018-05-14 12:12:16 +0200422 device spi 0 on end
Nick Vaccaro4f9ff532018-07-26 19:28:03 -0700423 end # FPMCU
Vincent Palatin405eb442018-05-14 12:12:16 +0200424 end # GSPI #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700425 device pci 1e.4 on end # eMMC
426 device pci 1e.5 off end # SDIO
427 device pci 1e.6 off end # SDCard
428 device pci 1f.0 on
429 chip ec/google/chromeec
430 device pnp 0c09.0 on end
431 end
432 end # LPC Interface
433 device pci 1f.1 on end # P2SB
434 device pci 1f.2 on end # Power Management Controller
435 device pci 1f.3 on end # Intel HDA
436 device pci 1f.4 on end # SMBus
437 device pci 1f.5 on end # PCH SPI
438 device pci 1f.6 off end # GbE
439 end
440end