blob: a6988fa4ecf8186adc2d978f3bc8c1a4e76e726e [file] [log] [blame]
Nick Vaccaro17999942018-04-23 17:13:52 -07001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
Matt Delcoc1cb6da2018-08-15 11:55:26 -070010 register "eist_enable" = "1"
11
Nick Vaccaro17999942018-04-23 17:13:52 -070012 # GPE configuration
13 # Note that GPE events called out in ASL code rely on this
14 # route. i.e. If this route changes then the affected GPE
15 # offset bits also need to be changed.
Vincent Palatin405eb442018-05-14 12:12:16 +020016 register "gpe0_dw0" = "GPP_C"
Nick Vaccaro17999942018-04-23 17:13:52 -070017 register "gpe0_dw1" = "GPP_D"
18 register "gpe0_dw2" = "GPP_E"
19
20 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
21 register "gen1_dec" = "0x00fc0801"
22 register "gen2_dec" = "0x000c0201"
23 # EC memory map range is 0x900-0x9ff
24 register "gen3_dec" = "0x00fc0901"
25
26 # Enable DPTF
27 register "dptf_enable" = "1"
28
29 # Enable S0ix
30 register "s0ix_enable" = "1"
31
32 # FSP Configuration
33 register "ProbelessTrace" = "0"
34 register "EnableLan" = "0"
35 register "EnableSata" = "0"
36 register "SataSalpSupport" = "0"
37 register "SataMode" = "0"
38 register "SataPortsEnable[0]" = "0"
39 register "EnableAzalia" = "1"
40 register "DspEnable" = "1"
41 register "IoBufferOwnership" = "3"
42 register "EnableTraceHub" = "0"
43 register "SsicPortEnable" = "0"
44 register "SmbusEnable" = "1"
Lijian Zhao58f68e82018-06-15 15:50:32 -070045 register "Cio2Enable" = "1"
46 register "SaImguEnable" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070047 register "ScsEmmcEnabled" = "1"
48 register "ScsEmmcHs400Enabled" = "1"
49 register "ScsSdCardEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070050 register "PttSwitch" = "0"
51 register "InternalGfx" = "1"
52 register "SkipExtGfxScan" = "1"
53 register "Device4Enable" = "1"
54 register "HeciEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070055 register "SaGv" = "3"
56 register "SerialIrqConfigSirqEnable" = "1"
57 register "PmConfigSlpS3MinAssert" = "2" # 50ms
58 register "PmConfigSlpS4MinAssert" = "1" # 1s
59 register "PmConfigSlpSusMinAssert" = "1" # 500ms
60 register "PmConfigSlpAMinAssert" = "3" # 2s
61 register "PmTimerDisabled" = "1"
62 register "VmxEnable" = "1"
63
Pratik Prajapati05451662018-06-27 11:17:56 -070064 # Set speed_shift_enable to 1 to enable P-States, and 0 to disable
65 register "speed_shift_enable" = "1"
Pratik Prajapati4c067c82018-06-20 17:04:32 -070066 register "tdp_pl2_override" = "18"
Nick Vaccaro17999942018-04-23 17:13:52 -070067 register "psys_pmax" = "45"
68 register "tcc_offset" = "10"
69 register "pch_trip_temp" = "75"
Nick Vaccaro17999942018-04-23 17:13:52 -070070
71 register "pirqa_routing" = "PCH_IRQ11"
72 register "pirqb_routing" = "PCH_IRQ10"
73 register "pirqc_routing" = "PCH_IRQ11"
74 register "pirqd_routing" = "PCH_IRQ11"
75 register "pirqe_routing" = "PCH_IRQ11"
76 register "pirqf_routing" = "PCH_IRQ11"
77 register "pirqg_routing" = "PCH_IRQ11"
78 register "pirqh_routing" = "PCH_IRQ11"
79
80 # VR Settings Configuration for 4 Domains
81 #+----------------+-------+-------+-------+-------+
82 #| Domain/Setting | SA | IA | GTUS | GTS |
83 #+----------------+-------+-------+-------+-------+
84 #| Psi1Threshold | 20A | 20A | 20A | 20A |
85 #| Psi2Threshold | 2A | 2A | 2A | 2A |
86 #| Psi3Threshold | 1A | 1A | 1A | 1A |
87 #| Psi3Enable | 1 | 1 | 1 | 1 |
88 #| Psi4Enable | 1 | 1 | 1 | 1 |
89 #| ImonSlope | 0 | 0 | 0 | 0 |
90 #| ImonOffset | 0 | 0 | 0 | 0 |
Nick Vaccaro4cb8ac22018-08-09 16:05:15 -070091 #| IccMax | Set by SoC code per CPU SKU |
Nick Vaccaro17999942018-04-23 17:13:52 -070092 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Pratik Prajapati4c067c82018-06-20 17:04:32 -070093 #| AcLoadline | 14.9 | 4 | 5.7 | 4.57 |
94 #| DcLoadline | 14.2 | 4 | 4.2 | 4.3 |
Nick Vaccaro17999942018-04-23 17:13:52 -070095 #+----------------+-------+-------+-------+-------+
96 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
97 .vr_config_enable = 1,
98 .psi1threshold = VR_CFG_AMP(20),
99 .psi2threshold = VR_CFG_AMP(2),
100 .psi3threshold = VR_CFG_AMP(1),
101 .psi3enable = 1,
102 .psi4enable = 1,
103 .imon_slope = 0x0,
104 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700105 .voltage_limit = 1520,
106 .ac_loadline = 1490,
107 .dc_loadline = 1420,
108 }"
109
110 register "domain_vr_config[VR_IA_CORE]" = "{
111 .vr_config_enable = 1,
112 .psi1threshold = VR_CFG_AMP(20),
113 .psi2threshold = VR_CFG_AMP(2),
114 .psi3threshold = VR_CFG_AMP(1),
115 .psi3enable = 1,
116 .psi4enable = 1,
117 .imon_slope = 0x0,
118 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700119 .voltage_limit = 1520,
Pratik Prajapati4c067c82018-06-20 17:04:32 -0700120 .ac_loadline = 400,
121 .dc_loadline = 400,
Nick Vaccaro17999942018-04-23 17:13:52 -0700122 }"
123
124 register "domain_vr_config[VR_GT_UNSLICED]" = "{
125 .vr_config_enable = 1,
126 .psi1threshold = VR_CFG_AMP(20),
127 .psi2threshold = VR_CFG_AMP(2),
128 .psi3threshold = VR_CFG_AMP(1),
129 .psi3enable = 1,
130 .psi4enable = 1,
131 .imon_slope = 0x0,
132 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700133 .voltage_limit = 1520,
134 .ac_loadline = 570,
135 .dc_loadline = 420,
136 }"
137
138 register "domain_vr_config[VR_GT_SLICED]" = "{
139 .vr_config_enable = 1,
140 .psi1threshold = VR_CFG_AMP(20),
141 .psi2threshold = VR_CFG_AMP(2),
142 .psi3threshold = VR_CFG_AMP(1),
143 .psi3enable = 1,
144 .psi4enable = 1,
145 .imon_slope = 0x0,
146 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700147 .voltage_limit = 1520,
148 .ac_loadline = 457,
149 .dc_loadline = 430,
150 }"
151
152 # PCIe Root port 1 with SRCCLKREQ1#
153 register "PcieRpEnable[0]" = "1"
154 register "PcieRpClkReqSupport[0]" = "1"
155 register "PcieRpClkReqNumber[0]" = "1"
156 register "PcieRpClkSrcNumber[0]" = "1"
157 register "PcieRpAdvancedErrorReporting[0]" = "1"
158 register "PcieRpLtrEnable[0]" = "1"
159
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700160 # Root port 9 (x2)
161 # PcieRpEnable: Enable root port
162 # PcieRpClkReqSupport: Enable CLKREQ#
163 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
Nick Vaccaroccb62962018-07-18 11:19:40 -0700164 # PcieRpClkSrcNumber: Uses 3
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700165 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
166 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
167 register "PcieRpEnable[8]" = "1"
168 register "PcieRpClkReqSupport[8]" = "1"
169 register "PcieRpClkReqNumber[8]" = "2"
Nick Vaccaroccb62962018-07-18 11:19:40 -0700170 register "PcieRpClkSrcNumber[8]" = "3"
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700171 register "PcieRpAdvancedErrorReporting[8]" = "1"
172 register "PcieRpLtrEnable[8]" = "1"
173
Nick Vaccaro17999942018-04-23 17:13:52 -0700174 # USB 2.0
175 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
176 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
177 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
178 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Nick Vaccaroa613ccd2018-05-16 02:47:40 -0700179 register "usb2_ports[6]" = "USB2_PORT_LONG(OC_SKIP)" # pogo port
180 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Empty
Nick Vaccaro17999942018-04-23 17:13:52 -0700181 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
182
183 # USB 3.0
184 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
185 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
186 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
187 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
188
Subrata Banikc4986eb2018-05-09 14:55:09 +0530189 # Intel Common SoC Config
190 #+-------------------+---------------------------+
191 #| Field | Value |
192 #+-------------------+---------------------------+
193 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
194 #| GSPI0 | cr50 TPM. Early init is |
195 #| | required to set up a BAR |
196 #| | for TPM communication |
197 #| | before memory is up |
198 #| I2C0 | Touchscreen |
199 #| I2C1 | Trackpad |
200 #| I2C3 | Camera |
201 #| I2C4 | Audio |
202 #| I2C5 | Rear Camera & SAR |
203 #+-------------------+---------------------------+
204 register "common_soc_config" = "{
205 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
206 .i2c[0] = {
207 .speed = I2C_SPEED_FAST,
208 .rise_time_ns = 98,
209 .fall_time_ns = 38,
210 },
211 .i2c[1] = {
212 .speed = I2C_SPEED_FAST,
213 .speed_config[0] = {
214 .speed = I2C_SPEED_FAST,
215 .scl_lcnt = 186,
216 .scl_hcnt = 93,
217 .sda_hold = 36,
218 },
219 },
220 .i2c[3] = {
221 .speed = I2C_SPEED_FAST,
222 .rise_time_ns = 98,
223 .fall_time_ns = 38,
224 },
225 .i2c[4] = {
226 .speed = I2C_SPEED_FAST,
227 .speed_config[0] = {
228 .speed = I2C_SPEED_FAST,
229 .scl_lcnt = 176,
230 .scl_hcnt = 95,
231 .sda_hold = 36,
232 }
233 },
234 .i2c[5] = {
235 .speed = I2C_SPEED_FAST,
236 .rise_time_ns = 98,
237 .fall_time_ns = 38,
238 },
239 .gspi[0] = {
240 .speed_mhz = 1,
241 .early_init = 1,
242 },
243 }"
Nick Vaccaro17999942018-04-23 17:13:52 -0700244 # Touchscreen
245 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Nick Vaccaro17999942018-04-23 17:13:52 -0700246
247 # Trackpad
248 register "i2c_voltage[1]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700249
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700250 # Front Camera
Nick Vaccaro17999942018-04-23 17:13:52 -0700251 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700252
253 # Audio
254 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700255
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700256 # Rear Camera & SAR
257 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700258
259 register "SerialIoDevMode" = "{
260 [PchSerialIoIndexI2C0] = PchSerialIoPci,
261 [PchSerialIoIndexI2C1] = PchSerialIoPci,
262 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
263 [PchSerialIoIndexI2C3] = PchSerialIoPci,
264 [PchSerialIoIndexI2C4] = PchSerialIoPci,
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700265 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Nick Vaccaro17999942018-04-23 17:13:52 -0700266 [PchSerialIoIndexSpi0] = PchSerialIoPci,
267 [PchSerialIoIndexSpi1] = PchSerialIoPci,
268 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
269 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
270 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
271 }"
272
273 device cpu_cluster 0 on
274 device lapic 0 on end
275 end
276 device domain 0 on
277 device pci 00.0 on end # Host Bridge
278 device pci 02.0 on end # Integrated Graphics Device
279 device pci 14.0 on end # USB xHCI
280 device pci 14.1 on end # USB xDCI (OTG)
281 device pci 14.2 on end # Thermal Subsystem
Nick Vaccaro006114b2018-05-16 02:48:32 -0700282 device pci 15.0 on
283 chip drivers/i2c/hid
284 register "generic.hid" = ""WCOM50C1""
285 register "generic.desc" = ""WCOM Digitizer""
286 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
287 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
288 register "generic.probed" = "1"
289 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
290 register "generic.reset_delay_ms" = "1"
291 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
292 register "generic.enable_delay_ms" = "1"
293 register "generic.has_power_resource" = "1"
294 register "hid_desc_reg_offset" = "0x1"
295 device i2c 0a on end
296 end
297 end # I2C #0 - Touchscreen
Enrico Granata95278a52018-06-20 13:08:23 -0700298 device pci 15.1 on
299 chip drivers/i2c/sx9310
Enrico Granataede8f262018-06-26 16:48:20 -0700300 register "desc" = ""Right SAR Proximity Sensor""
Enrico Granata95278a52018-06-20 13:08:23 -0700301 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700302 register "speed" = "I2C_SPEED_FAST"
Enrico Granataede8f262018-06-26 16:48:20 -0700303 register "uid" = "0"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700304 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700305 register "reg_prox_ctrl1" = "0x00"
306 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700307 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700308 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700309 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700310 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700311 register "reg_prox_ctrl7" = "0x0d"
312 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700313 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700314 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700315 register "reg_prox_ctrl11" = "0x00"
316 register "reg_prox_ctrl12" = "0x00"
317 register "reg_prox_ctrl13" = "0x00"
318 register "reg_prox_ctrl14" = "0x00"
319 register "reg_prox_ctrl15" = "0x00"
320 register "reg_prox_ctrl16" = "0x00"
321 register "reg_prox_ctrl17" = "0x00"
322 register "reg_prox_ctrl18" = "0x00"
323 register "reg_prox_ctrl19" = "0x00"
324 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700325 register "reg_sar_ctrl1" = "0x8a"
326 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700327 device i2c 28 on end
328 end
329 end # I2C #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700330 device pci 15.2 off end # I2C #2
331 device pci 15.3 on end # I2C #3 - Camera
332 device pci 16.0 on end # Management Engine Interface 1
333 device pci 16.1 off end # Management Engine Interface 2
334 device pci 16.2 off end # Management Engine IDE-R
335 device pci 16.3 off end # Management Engine KT Redirection
336 device pci 16.4 off end # Management Engine Interface 3
337 device pci 17.0 off end # SATA
338 device pci 19.0 on end # UART #2
Enrico Granata95278a52018-06-20 13:08:23 -0700339 device pci 19.1 on
340 chip drivers/i2c/sx9310
341 register "desc" = ""Left SAR Proximity Sensor""
342 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D10_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700343 register "speed" = "I2C_SPEED_FAST"
Enrico Granata95278a52018-06-20 13:08:23 -0700344 register "uid" = "1"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700345 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700346 register "reg_prox_ctrl1" = "0x00"
347 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700348 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700349 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700350 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700351 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700352 register "reg_prox_ctrl7" = "0x0d"
353 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700354 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700355 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700356 register "reg_prox_ctrl11" = "0x00"
357 register "reg_prox_ctrl12" = "0x00"
358 register "reg_prox_ctrl13" = "0x00"
359 register "reg_prox_ctrl14" = "0x00"
360 register "reg_prox_ctrl15" = "0x00"
361 register "reg_prox_ctrl16" = "0x00"
362 register "reg_prox_ctrl17" = "0x00"
363 register "reg_prox_ctrl18" = "0x00"
364 register "reg_prox_ctrl19" = "0x00"
365 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700366 register "reg_sar_ctrl1" = "0x8a"
367 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700368 device i2c 28 on end
369 end
370 end # I2C #5
Nick Vaccaro17999942018-04-23 17:13:52 -0700371 device pci 19.2 on
372 chip drivers/i2c/max98373
373 register "vmon_slot_no" = "4"
374 register "imon_slot_no" = "5"
375 register "uid" = "0"
376 register "desc" = ""RIGHT SPEAKER AMP""
377 register "name" = ""MAXR""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700378 device i2c 32 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700379 end
380 chip drivers/i2c/max98373
381 register "vmon_slot_no" = "6"
382 register "imon_slot_no" = "7"
383 register "uid" = "1"
384 register "desc" = ""LEFT SPEAKER AMP""
385 register "name" = ""MAXL""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700386 device i2c 31 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700387 end
Nick Vaccaro17999942018-04-23 17:13:52 -0700388 end # I2C #4 - Audio
389 device pci 1c.0 on
390 chip drivers/intel/wifi
391 register "wake" = "GPE0_PCI_EXP"
392 device pci 00.0 on end
393 end
394 end # PCI Express Port 1
395 device pci 1c.1 off end # PCI Express Port 2
396 device pci 1c.2 off end # PCI Express Port 3
397 device pci 1c.3 off end # PCI Express Port 4
398 device pci 1c.4 off end # PCI Express Port 5
399 device pci 1c.5 off end # PCI Express Port 6
400 device pci 1c.6 off end # PCI Express Port 7
401 device pci 1c.7 off end # PCI Express Port 8
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700402 device pci 1d.0 on end # PCI Express Port 9
Nick Vaccaro17999942018-04-23 17:13:52 -0700403 device pci 1d.1 off end # PCI Express Port 10
404 device pci 1d.2 off end # PCI Express Port 11
405 device pci 1d.3 off end # PCI Express Port 12
406 device pci 1e.0 off end # UART #0
407 device pci 1e.1 off end # UART #1
408 device pci 1e.2 on
409 chip drivers/spi/acpi
410 register "hid" = "ACPI_DT_NAMESPACE_HID"
411 register "compat_string" = ""google,cr50""
412 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
413 device spi 0 on end
414 end
415 end # GSPI #0
Vincent Palatin405eb442018-05-14 12:12:16 +0200416 device pci 1e.3 on
417 chip drivers/spi/acpi
418 register "hid" = "ACPI_DT_NAMESPACE_HID"
419 register "uid" = "1"
420 register "compat_string" = ""google,cros-ec-spi""
421 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C11_IRQ)"
422 register "wake" = "GPE0_DW0_09" # GPP_C9
Vincent Palatin405eb442018-05-14 12:12:16 +0200423 device spi 0 on end
Nick Vaccaro4f9ff532018-07-26 19:28:03 -0700424 end # FPMCU
Vincent Palatin405eb442018-05-14 12:12:16 +0200425 end # GSPI #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700426 device pci 1e.4 on end # eMMC
427 device pci 1e.5 off end # SDIO
428 device pci 1e.6 off end # SDCard
429 device pci 1f.0 on
430 chip ec/google/chromeec
431 device pnp 0c09.0 on end
432 end
433 end # LPC Interface
434 device pci 1f.1 on end # P2SB
435 device pci 1f.2 on end # Power Management Controller
436 device pci 1f.3 on end # Intel HDA
437 device pci 1f.4 on end # SMBus
438 device pci 1f.5 on end # PCH SPI
439 device pci 1f.6 off end # GbE
440 end
441end