blob: f746c080bf7cdaa1fc4a93c6692a28659e139369 [file] [log] [blame]
Nick Vaccaro17999942018-04-23 17:13:52 -07001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
Vincent Palatin405eb442018-05-14 12:12:16 +020014 register "gpe0_dw0" = "GPP_C"
Nick Vaccaro17999942018-04-23 17:13:52 -070015 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
24 # Enable DPTF
25 register "dptf_enable" = "1"
26
27 # Enable S0ix
28 register "s0ix_enable" = "1"
29
30 # FSP Configuration
31 register "ProbelessTrace" = "0"
32 register "EnableLan" = "0"
33 register "EnableSata" = "0"
34 register "SataSalpSupport" = "0"
35 register "SataMode" = "0"
36 register "SataPortsEnable[0]" = "0"
37 register "EnableAzalia" = "1"
38 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
40 register "EnableTraceHub" = "0"
41 register "SsicPortEnable" = "0"
42 register "SmbusEnable" = "1"
43 register "Cio2Enable" = "0" # FIXME: enable once MIPI is ready
44 register "SaImguEnable" = "0" # FIXME: enable once MIPI is ready
45 register "ScsEmmcEnabled" = "1"
46 register "ScsEmmcHs400Enabled" = "1"
47 register "ScsSdCardEnabled" = "0"
48 register "IshEnable" = "0"
49 register "PttSwitch" = "0"
50 register "InternalGfx" = "1"
51 register "SkipExtGfxScan" = "1"
52 register "Device4Enable" = "1"
53 register "HeciEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070054 register "SaGv" = "3"
55 register "SerialIrqConfigSirqEnable" = "1"
56 register "PmConfigSlpS3MinAssert" = "2" # 50ms
57 register "PmConfigSlpS4MinAssert" = "1" # 1s
58 register "PmConfigSlpSusMinAssert" = "1" # 500ms
59 register "PmConfigSlpAMinAssert" = "3" # 2s
60 register "PmTimerDisabled" = "1"
61 register "VmxEnable" = "1"
62
63 register "speed_shift_enable" = "1"
64 register "dptf_enable" = "1"
65 register "tdp_pl2_override" = "15"
66 register "psys_pmax" = "45"
67 register "tcc_offset" = "10"
68 register "pch_trip_temp" = "75"
Nick Vaccaro17999942018-04-23 17:13:52 -070069
70 register "pirqa_routing" = "PCH_IRQ11"
71 register "pirqb_routing" = "PCH_IRQ10"
72 register "pirqc_routing" = "PCH_IRQ11"
73 register "pirqd_routing" = "PCH_IRQ11"
74 register "pirqe_routing" = "PCH_IRQ11"
75 register "pirqf_routing" = "PCH_IRQ11"
76 register "pirqg_routing" = "PCH_IRQ11"
77 register "pirqh_routing" = "PCH_IRQ11"
78
79 # VR Settings Configuration for 4 Domains
80 #+----------------+-------+-------+-------+-------+
81 #| Domain/Setting | SA | IA | GTUS | GTS |
82 #+----------------+-------+-------+-------+-------+
83 #| Psi1Threshold | 20A | 20A | 20A | 20A |
84 #| Psi2Threshold | 2A | 2A | 2A | 2A |
85 #| Psi3Threshold | 1A | 1A | 1A | 1A |
86 #| Psi3Enable | 1 | 1 | 1 | 1 |
87 #| Psi4Enable | 1 | 1 | 1 | 1 |
88 #| ImonSlope | 0 | 0 | 0 | 0 |
89 #| ImonOffset | 0 | 0 | 0 | 0 |
90 #| IccMax | 4A | 24A | 24A | 24A |
91 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
92 #| AcLoadline | 14.9 | 5 | 5.7 | 4.57 |
93 #| DcLoadline | 14.2 | 4.86 | 4.2 | 4.3 |
94 #+----------------+-------+-------+-------+-------+
95 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
96 .vr_config_enable = 1,
97 .psi1threshold = VR_CFG_AMP(20),
98 .psi2threshold = VR_CFG_AMP(2),
99 .psi3threshold = VR_CFG_AMP(1),
100 .psi3enable = 1,
101 .psi4enable = 1,
102 .imon_slope = 0x0,
103 .imon_offset = 0x0,
104 .icc_max = VR_CFG_AMP(4),
105 .voltage_limit = 1520,
106 .ac_loadline = 1490,
107 .dc_loadline = 1420,
108 }"
109
110 register "domain_vr_config[VR_IA_CORE]" = "{
111 .vr_config_enable = 1,
112 .psi1threshold = VR_CFG_AMP(20),
113 .psi2threshold = VR_CFG_AMP(2),
114 .psi3threshold = VR_CFG_AMP(1),
115 .psi3enable = 1,
116 .psi4enable = 1,
117 .imon_slope = 0x0,
118 .imon_offset = 0x0,
119 .icc_max = VR_CFG_AMP(24),
120 .voltage_limit = 1520,
121 .ac_loadline = 500,
122 .dc_loadline = 486,
123 }"
124
125 register "domain_vr_config[VR_GT_UNSLICED]" = "{
126 .vr_config_enable = 1,
127 .psi1threshold = VR_CFG_AMP(20),
128 .psi2threshold = VR_CFG_AMP(2),
129 .psi3threshold = VR_CFG_AMP(1),
130 .psi3enable = 1,
131 .psi4enable = 1,
132 .imon_slope = 0x0,
133 .imon_offset = 0x0,
134 .icc_max = VR_CFG_AMP(24),
135 .voltage_limit = 1520,
136 .ac_loadline = 570,
137 .dc_loadline = 420,
138 }"
139
140 register "domain_vr_config[VR_GT_SLICED]" = "{
141 .vr_config_enable = 1,
142 .psi1threshold = VR_CFG_AMP(20),
143 .psi2threshold = VR_CFG_AMP(2),
144 .psi3threshold = VR_CFG_AMP(1),
145 .psi3enable = 1,
146 .psi4enable = 1,
147 .imon_slope = 0x0,
148 .imon_offset = 0x0,
149 .icc_max = VR_CFG_AMP(24),
150 .voltage_limit = 1520,
151 .ac_loadline = 457,
152 .dc_loadline = 430,
153 }"
154
155 # PCIe Root port 1 with SRCCLKREQ1#
156 register "PcieRpEnable[0]" = "1"
157 register "PcieRpClkReqSupport[0]" = "1"
158 register "PcieRpClkReqNumber[0]" = "1"
159 register "PcieRpClkSrcNumber[0]" = "1"
160 register "PcieRpAdvancedErrorReporting[0]" = "1"
161 register "PcieRpLtrEnable[0]" = "1"
162
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700163 # Root port 9 (x2)
164 # PcieRpEnable: Enable root port
165 # PcieRpClkReqSupport: Enable CLKREQ#
166 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
167 # PcieRpClkSrcNumber: Uses 2
168 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
169 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
170 register "PcieRpEnable[8]" = "1"
171 register "PcieRpClkReqSupport[8]" = "1"
172 register "PcieRpClkReqNumber[8]" = "2"
173 register "PcieRpClkSrcNumber[8]" = "2"
174 register "PcieRpAdvancedErrorReporting[8]" = "1"
175 register "PcieRpLtrEnable[8]" = "1"
176
Nick Vaccaro17999942018-04-23 17:13:52 -0700177 # USB 2.0
178 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
179 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
180 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
181 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Nick Vaccaroa613ccd2018-05-16 02:47:40 -0700182 register "usb2_ports[6]" = "USB2_PORT_LONG(OC_SKIP)" # pogo port
183 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Empty
Nick Vaccaro17999942018-04-23 17:13:52 -0700184 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
185
186 # USB 3.0
187 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
188 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
189 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
190 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
191
Subrata Banikc4986eb2018-05-09 14:55:09 +0530192 # Intel Common SoC Config
193 #+-------------------+---------------------------+
194 #| Field | Value |
195 #+-------------------+---------------------------+
196 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
197 #| GSPI0 | cr50 TPM. Early init is |
198 #| | required to set up a BAR |
199 #| | for TPM communication |
200 #| | before memory is up |
201 #| I2C0 | Touchscreen |
202 #| I2C1 | Trackpad |
203 #| I2C3 | Camera |
204 #| I2C4 | Audio |
205 #| I2C5 | Rear Camera & SAR |
206 #+-------------------+---------------------------+
207 register "common_soc_config" = "{
208 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
209 .i2c[0] = {
210 .speed = I2C_SPEED_FAST,
211 .rise_time_ns = 98,
212 .fall_time_ns = 38,
213 },
214 .i2c[1] = {
215 .speed = I2C_SPEED_FAST,
216 .speed_config[0] = {
217 .speed = I2C_SPEED_FAST,
218 .scl_lcnt = 186,
219 .scl_hcnt = 93,
220 .sda_hold = 36,
221 },
222 },
223 .i2c[3] = {
224 .speed = I2C_SPEED_FAST,
225 .rise_time_ns = 98,
226 .fall_time_ns = 38,
227 },
228 .i2c[4] = {
229 .speed = I2C_SPEED_FAST,
230 .speed_config[0] = {
231 .speed = I2C_SPEED_FAST,
232 .scl_lcnt = 176,
233 .scl_hcnt = 95,
234 .sda_hold = 36,
235 }
236 },
237 .i2c[5] = {
238 .speed = I2C_SPEED_FAST,
239 .rise_time_ns = 98,
240 .fall_time_ns = 38,
241 },
242 .gspi[0] = {
243 .speed_mhz = 1,
244 .early_init = 1,
245 },
246 }"
Nick Vaccaro17999942018-04-23 17:13:52 -0700247 # Touchscreen
248 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Nick Vaccaro17999942018-04-23 17:13:52 -0700249
250 # Trackpad
251 register "i2c_voltage[1]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700252
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700253 # Front Camera
Nick Vaccaro17999942018-04-23 17:13:52 -0700254 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700255
256 # Audio
257 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700258
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700259 # Rear Camera & SAR
260 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700261
262 register "SerialIoDevMode" = "{
263 [PchSerialIoIndexI2C0] = PchSerialIoPci,
264 [PchSerialIoIndexI2C1] = PchSerialIoPci,
265 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
266 [PchSerialIoIndexI2C3] = PchSerialIoPci,
267 [PchSerialIoIndexI2C4] = PchSerialIoPci,
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700268 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Nick Vaccaro17999942018-04-23 17:13:52 -0700269 [PchSerialIoIndexSpi0] = PchSerialIoPci,
270 [PchSerialIoIndexSpi1] = PchSerialIoPci,
271 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
272 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
273 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
274 }"
275
276 device cpu_cluster 0 on
277 device lapic 0 on end
278 end
279 device domain 0 on
280 device pci 00.0 on end # Host Bridge
281 device pci 02.0 on end # Integrated Graphics Device
282 device pci 14.0 on end # USB xHCI
283 device pci 14.1 on end # USB xDCI (OTG)
284 device pci 14.2 on end # Thermal Subsystem
Nick Vaccaro006114b2018-05-16 02:48:32 -0700285 device pci 15.0 on
286 chip drivers/i2c/hid
287 register "generic.hid" = ""WCOM50C1""
288 register "generic.desc" = ""WCOM Digitizer""
289 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
290 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
291 register "generic.probed" = "1"
292 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
293 register "generic.reset_delay_ms" = "1"
294 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
295 register "generic.enable_delay_ms" = "1"
296 register "generic.has_power_resource" = "1"
297 register "hid_desc_reg_offset" = "0x1"
298 device i2c 0a on end
299 end
300 end # I2C #0 - Touchscreen
Nick Vaccaro17999942018-04-23 17:13:52 -0700301 device pci 15.1 on end # I2C #1 - Trackpad
302 device pci 15.2 off end # I2C #2
303 device pci 15.3 on end # I2C #3 - Camera
304 device pci 16.0 on end # Management Engine Interface 1
305 device pci 16.1 off end # Management Engine Interface 2
306 device pci 16.2 off end # Management Engine IDE-R
307 device pci 16.3 off end # Management Engine KT Redirection
308 device pci 16.4 off end # Management Engine Interface 3
309 device pci 17.0 off end # SATA
310 device pci 19.0 on end # UART #2
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700311 device pci 19.1 on end # I2C #5
Nick Vaccaro17999942018-04-23 17:13:52 -0700312 device pci 19.2 on
313 chip drivers/i2c/max98373
314 register "vmon_slot_no" = "4"
315 register "imon_slot_no" = "5"
316 register "uid" = "0"
317 register "desc" = ""RIGHT SPEAKER AMP""
318 register "name" = ""MAXR""
319 device i2c 31 on end
320 end
321 chip drivers/i2c/max98373
322 register "vmon_slot_no" = "6"
323 register "imon_slot_no" = "7"
324 register "uid" = "1"
325 register "desc" = ""LEFT SPEAKER AMP""
326 register "name" = ""MAXL""
327 device i2c 32 on end
328 end
Nick Vaccaro17999942018-04-23 17:13:52 -0700329 end # I2C #4 - Audio
330 device pci 1c.0 on
331 chip drivers/intel/wifi
332 register "wake" = "GPE0_PCI_EXP"
333 device pci 00.0 on end
334 end
335 end # PCI Express Port 1
336 device pci 1c.1 off end # PCI Express Port 2
337 device pci 1c.2 off end # PCI Express Port 3
338 device pci 1c.3 off end # PCI Express Port 4
339 device pci 1c.4 off end # PCI Express Port 5
340 device pci 1c.5 off end # PCI Express Port 6
341 device pci 1c.6 off end # PCI Express Port 7
342 device pci 1c.7 off end # PCI Express Port 8
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700343 device pci 1d.0 on end # PCI Express Port 9
Nick Vaccaro17999942018-04-23 17:13:52 -0700344 device pci 1d.1 off end # PCI Express Port 10
345 device pci 1d.2 off end # PCI Express Port 11
346 device pci 1d.3 off end # PCI Express Port 12
347 device pci 1e.0 off end # UART #0
348 device pci 1e.1 off end # UART #1
349 device pci 1e.2 on
350 chip drivers/spi/acpi
351 register "hid" = "ACPI_DT_NAMESPACE_HID"
352 register "compat_string" = ""google,cr50""
353 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
354 device spi 0 on end
355 end
356 end # GSPI #0
Vincent Palatin405eb442018-05-14 12:12:16 +0200357 device pci 1e.3 on
358 chip drivers/spi/acpi
359 register "hid" = "ACPI_DT_NAMESPACE_HID"
360 register "uid" = "1"
361 register "compat_string" = ""google,cros-ec-spi""
362 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C11_IRQ)"
363 register "wake" = "GPE0_DW0_09" # GPP_C9
364 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C10)"
365 register "reset_delay_ms" = "0"
366 register "reset_off_delay_ms" = "0"
367 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A11)"
368 register "enable_delay_ms" = "0"
369 register "enable_off_delay_ms" = "0"
370 register "has_power_resource" = "1"
371 device spi 0 on end
372 end
373 end # GSPI #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700374 device pci 1e.4 on end # eMMC
375 device pci 1e.5 off end # SDIO
376 device pci 1e.6 off end # SDCard
377 device pci 1f.0 on
378 chip ec/google/chromeec
379 device pnp 0c09.0 on end
380 end
381 end # LPC Interface
382 device pci 1f.1 on end # P2SB
383 device pci 1f.2 on end # Power Management Controller
384 device pci 1f.3 on end # Intel HDA
385 device pci 1f.4 on end # SMBus
386 device pci 1f.5 on end # PCH SPI
387 device pci 1f.6 off end # GbE
388 end
389end