blob: 26207f529ea19dbf05e33b37cbe2280718bb2138 [file] [log] [blame]
Nick Vaccaro17999942018-04-23 17:13:52 -07001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Nick Vaccaro17999942018-04-23 17:13:52 -07006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
8 register "deep_s3_enable_dc" = "0"
9 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Nick Vaccaro82aa8f82018-10-04 13:32:18 -070011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Nick Vaccaro17999942018-04-23 17:13:52 -070012
Matt Delcoc1cb6da2018-08-15 11:55:26 -070013 register "eist_enable" = "1"
14
Nick Vaccaro17999942018-04-23 17:13:52 -070015 # GPE configuration
16 # Note that GPE events called out in ASL code rely on this
17 # route. i.e. If this route changes then the affected GPE
18 # offset bits also need to be changed.
Vincent Palatin405eb442018-05-14 12:12:16 +020019 register "gpe0_dw0" = "GPP_C"
Nick Vaccaro17999942018-04-23 17:13:52 -070020 register "gpe0_dw1" = "GPP_D"
21 register "gpe0_dw2" = "GPP_E"
22
23 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
24 register "gen1_dec" = "0x00fc0801"
25 register "gen2_dec" = "0x000c0201"
26 # EC memory map range is 0x900-0x9ff
27 register "gen3_dec" = "0x00fc0901"
28
29 # Enable DPTF
30 register "dptf_enable" = "1"
31
32 # Enable S0ix
33 register "s0ix_enable" = "1"
34
Shaunak Saha261d6262018-08-28 15:46:01 -070035 # Disable Command TriState
36 register "CmdTriStateDis" = "1"
37
Nick Vaccaro17999942018-04-23 17:13:52 -070038 # FSP Configuration
39 register "ProbelessTrace" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070040 register "SataSalpSupport" = "0"
41 register "SataMode" = "0"
42 register "SataPortsEnable[0]" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070043 register "DspEnable" = "1"
44 register "IoBufferOwnership" = "3"
Nick Vaccaro17999942018-04-23 17:13:52 -070045 register "SsicPortEnable" = "0"
Lijian Zhao58f68e82018-06-15 15:50:32 -070046 register "Cio2Enable" = "1"
47 register "SaImguEnable" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070048 register "ScsEmmcHs400Enabled" = "1"
49 register "ScsSdCardEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070050 register "PttSwitch" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070051 register "SkipExtGfxScan" = "1"
52 register "Device4Enable" = "1"
53 register "HeciEnabled" = "0"
Nick Vaccaro17999942018-04-23 17:13:52 -070054 register "SaGv" = "3"
Nick Vaccaro17999942018-04-23 17:13:52 -070055 register "PmConfigSlpS3MinAssert" = "2" # 50ms
56 register "PmConfigSlpS4MinAssert" = "1" # 1s
57 register "PmConfigSlpSusMinAssert" = "1" # 500ms
58 register "PmConfigSlpAMinAssert" = "3" # 2s
59 register "PmTimerDisabled" = "1"
Nick Vaccaro17999942018-04-23 17:13:52 -070060
Pratik Prajapati05451662018-06-27 11:17:56 -070061 # Set speed_shift_enable to 1 to enable P-States, and 0 to disable
62 register "speed_shift_enable" = "1"
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053063 register "power_limits_config" = "{
64 .tdp_pl1_override = 7,
65 .tdp_pl2_override = 18,
66 .psys_pmax = 45,
67 }"
Nick Vaccaro17999942018-04-23 17:13:52 -070068 register "tcc_offset" = "10"
Nick Vaccaro17999942018-04-23 17:13:52 -070069
Nick Vaccaro17999942018-04-23 17:13:52 -070070 # VR Settings Configuration for 4 Domains
71 #+----------------+-------+-------+-------+-------+
72 #| Domain/Setting | SA | IA | GTUS | GTS |
73 #+----------------+-------+-------+-------+-------+
74 #| Psi1Threshold | 20A | 20A | 20A | 20A |
75 #| Psi2Threshold | 2A | 2A | 2A | 2A |
76 #| Psi3Threshold | 1A | 1A | 1A | 1A |
77 #| Psi3Enable | 1 | 1 | 1 | 1 |
78 #| Psi4Enable | 1 | 1 | 1 | 1 |
79 #| ImonSlope | 0 | 0 | 0 | 0 |
80 #| ImonOffset | 0 | 0 | 0 | 0 |
Nick Vaccaro4cb8ac22018-08-09 16:05:15 -070081 #| IccMax | Set by SoC code per CPU SKU |
Nick Vaccaro17999942018-04-23 17:13:52 -070082 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Pratik Prajapati4c067c82018-06-20 17:04:32 -070083 #| AcLoadline | 14.9 | 4 | 5.7 | 4.57 |
84 #| DcLoadline | 14.2 | 4 | 4.2 | 4.3 |
Nick Vaccaro17999942018-04-23 17:13:52 -070085 #+----------------+-------+-------+-------+-------+
86 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
87 .vr_config_enable = 1,
88 .psi1threshold = VR_CFG_AMP(20),
89 .psi2threshold = VR_CFG_AMP(2),
90 .psi3threshold = VR_CFG_AMP(1),
91 .psi3enable = 1,
92 .psi4enable = 1,
93 .imon_slope = 0x0,
94 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -070095 .voltage_limit = 1520,
96 .ac_loadline = 1490,
97 .dc_loadline = 1420,
98 }"
99
100 register "domain_vr_config[VR_IA_CORE]" = "{
101 .vr_config_enable = 1,
102 .psi1threshold = VR_CFG_AMP(20),
103 .psi2threshold = VR_CFG_AMP(2),
104 .psi3threshold = VR_CFG_AMP(1),
105 .psi3enable = 1,
106 .psi4enable = 1,
107 .imon_slope = 0x0,
108 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700109 .voltage_limit = 1520,
Pratik Prajapati4c067c82018-06-20 17:04:32 -0700110 .ac_loadline = 400,
111 .dc_loadline = 400,
Nick Vaccaro17999942018-04-23 17:13:52 -0700112 }"
113
114 register "domain_vr_config[VR_GT_UNSLICED]" = "{
115 .vr_config_enable = 1,
116 .psi1threshold = VR_CFG_AMP(20),
117 .psi2threshold = VR_CFG_AMP(2),
118 .psi3threshold = VR_CFG_AMP(1),
119 .psi3enable = 1,
120 .psi4enable = 1,
121 .imon_slope = 0x0,
122 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700123 .voltage_limit = 1520,
124 .ac_loadline = 570,
125 .dc_loadline = 420,
126 }"
127
128 register "domain_vr_config[VR_GT_SLICED]" = "{
129 .vr_config_enable = 1,
130 .psi1threshold = VR_CFG_AMP(20),
131 .psi2threshold = VR_CFG_AMP(2),
132 .psi3threshold = VR_CFG_AMP(1),
133 .psi3enable = 1,
134 .psi4enable = 1,
135 .imon_slope = 0x0,
136 .imon_offset = 0x0,
Nick Vaccaro17999942018-04-23 17:13:52 -0700137 .voltage_limit = 1520,
138 .ac_loadline = 457,
139 .dc_loadline = 430,
140 }"
141
142 # PCIe Root port 1 with SRCCLKREQ1#
143 register "PcieRpEnable[0]" = "1"
144 register "PcieRpClkReqSupport[0]" = "1"
145 register "PcieRpClkReqNumber[0]" = "1"
146 register "PcieRpClkSrcNumber[0]" = "1"
147 register "PcieRpAdvancedErrorReporting[0]" = "1"
148 register "PcieRpLtrEnable[0]" = "1"
149
Angel Ponse16692e2020-08-03 12:54:48 +0200150 # Root port 9 (x2)
151 # PcieRpEnable: Enable root port
152 # PcieRpClkReqSupport: Enable CLKREQ#
153 # PcieRpClkReqNumber: Uses SRCCLKREQ2#
154 # PcieRpClkSrcNumber: Uses 3
155 # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting
156 # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism
157 register "PcieRpEnable[8]" = "1"
158 register "PcieRpClkReqSupport[8]" = "1"
159 register "PcieRpClkReqNumber[8]" = "2"
160 register "PcieRpClkSrcNumber[8]" = "3"
161 register "PcieRpAdvancedErrorReporting[8]" = "1"
162 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700163
Nick Vaccaro17999942018-04-23 17:13:52 -0700164 # USB 2.0
165 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
166 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty
167 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
168 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Nick Vaccaroa613ccd2018-05-16 02:47:40 -0700169 register "usb2_ports[6]" = "USB2_PORT_LONG(OC_SKIP)" # pogo port
170 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Empty
Nick Vaccaro17999942018-04-23 17:13:52 -0700171 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
172
173 # USB 3.0
174 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
175 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
176 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
177 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
178
Subrata Banikc4986eb2018-05-09 14:55:09 +0530179 # Intel Common SoC Config
180 #+-------------------+---------------------------+
181 #| Field | Value |
182 #+-------------------+---------------------------+
183 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
184 #| GSPI0 | cr50 TPM. Early init is |
185 #| | required to set up a BAR |
186 #| | for TPM communication |
187 #| | before memory is up |
188 #| I2C0 | Touchscreen |
189 #| I2C1 | Trackpad |
190 #| I2C3 | Camera |
191 #| I2C4 | Audio |
192 #| I2C5 | Rear Camera & SAR |
Subrata Banikc077b222019-08-01 10:50:35 +0530193 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530194 #+-------------------+---------------------------+
195 register "common_soc_config" = "{
196 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
197 .i2c[0] = {
198 .speed = I2C_SPEED_FAST,
199 .rise_time_ns = 98,
200 .fall_time_ns = 38,
201 },
202 .i2c[1] = {
203 .speed = I2C_SPEED_FAST,
204 .speed_config[0] = {
205 .speed = I2C_SPEED_FAST,
206 .scl_lcnt = 186,
207 .scl_hcnt = 93,
208 .sda_hold = 36,
209 },
210 },
211 .i2c[3] = {
212 .speed = I2C_SPEED_FAST,
213 .rise_time_ns = 98,
214 .fall_time_ns = 38,
215 },
216 .i2c[4] = {
217 .speed = I2C_SPEED_FAST,
218 .speed_config[0] = {
219 .speed = I2C_SPEED_FAST,
220 .scl_lcnt = 176,
221 .scl_hcnt = 95,
222 .sda_hold = 36,
223 }
224 },
225 .i2c[5] = {
226 .speed = I2C_SPEED_FAST,
227 .rise_time_ns = 98,
228 .fall_time_ns = 38,
229 },
230 .gspi[0] = {
231 .speed_mhz = 1,
232 .early_init = 1,
233 },
Subrata Banikc077b222019-08-01 10:50:35 +0530234 .pch_thermal_trip = 75,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530235 }"
Nick Vaccaro17999942018-04-23 17:13:52 -0700236 # Touchscreen
237 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Nick Vaccaro17999942018-04-23 17:13:52 -0700238
239 # Trackpad
240 register "i2c_voltage[1]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700241
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700242 # Front Camera
Nick Vaccaro17999942018-04-23 17:13:52 -0700243 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700244
245 # Audio
246 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700247
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700248 # Rear Camera & SAR
249 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Nick Vaccaro17999942018-04-23 17:13:52 -0700250
251 register "SerialIoDevMode" = "{
252 [PchSerialIoIndexI2C0] = PchSerialIoPci,
253 [PchSerialIoIndexI2C1] = PchSerialIoPci,
254 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
255 [PchSerialIoIndexI2C3] = PchSerialIoPci,
256 [PchSerialIoIndexI2C4] = PchSerialIoPci,
Nick Vaccaroba959ad2018-05-16 02:52:28 -0700257 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Nick Vaccaro17999942018-04-23 17:13:52 -0700258 [PchSerialIoIndexSpi0] = PchSerialIoPci,
259 [PchSerialIoIndexSpi1] = PchSerialIoPci,
260 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
261 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
262 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
263 }"
264
265 device cpu_cluster 0 on
266 device lapic 0 on end
267 end
268 device domain 0 on
269 device pci 00.0 on end # Host Bridge
270 device pci 02.0 on end # Integrated Graphics Device
Nick Vaccaro5df5ade2018-11-13 00:53:15 -0800271
272 device pci 14.0 on
273 chip drivers/usb/acpi
274 register "desc" = ""Root Hub""
275 register "type" = "UPC_TYPE_HUB"
276 device usb 0.0 on
277 chip drivers/usb/acpi
278 register "desc" = ""USB Type C Port 1""
279 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
280 device usb 2.0 on end
281 end
282 chip drivers/usb/acpi
283 register "desc" = ""Bluetooth""
284 register "type" = "UPC_TYPE_INTERNAL"
285 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E2)"
286 device usb 2.2 on end
287 end
288 chip drivers/usb/acpi
289 register "desc" = ""USB Type C Port 2""
290 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
291 device usb 2.4 on end
292 end
293 chip drivers/usb/acpi
294 register "desc" = ""POGO""
295 register "type" = "UPC_TYPE_INTERNAL"
296 device usb 2.6 on end
297 end
298 end
299 end
300 end # USB xHCI
Nick Vaccaro17999942018-04-23 17:13:52 -0700301 device pci 14.1 on end # USB xDCI (OTG)
302 device pci 14.2 on end # Thermal Subsystem
Nick Vaccaro006114b2018-05-16 02:48:32 -0700303 device pci 15.0 on
304 chip drivers/i2c/hid
305 register "generic.hid" = ""WCOM50C1""
306 register "generic.desc" = ""WCOM Digitizer""
307 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
308 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
Angel Ponse16692e2020-08-03 12:54:48 +0200309 register "generic.probed" = "1"
310 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
311 register "generic.reset_delay_ms" = "20"
312 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
313 register "generic.enable_delay_ms" = "1"
314 register "generic.has_power_resource" = "1"
Nick Vaccaro8b6f8cc2018-09-29 14:54:44 -0700315 register "generic.disable_gpio_export_in_crs" = "1"
Nick Vaccaro006114b2018-05-16 02:48:32 -0700316 register "hid_desc_reg_offset" = "0x1"
317 device i2c 0a on end
318 end
319 end # I2C #0 - Touchscreen
Enrico Granata95278a52018-06-20 13:08:23 -0700320 device pci 15.1 on
321 chip drivers/i2c/sx9310
Enrico Granataede8f262018-06-26 16:48:20 -0700322 register "desc" = ""Right SAR Proximity Sensor""
Enrico Granata95278a52018-06-20 13:08:23 -0700323 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700324 register "speed" = "I2C_SPEED_FAST"
Enrico Granataede8f262018-06-26 16:48:20 -0700325 register "uid" = "0"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700326 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700327 register "reg_prox_ctrl1" = "0x00"
328 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700329 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700330 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700331 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700332 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700333 register "reg_prox_ctrl7" = "0x0d"
334 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700335 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700336 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700337 register "reg_prox_ctrl11" = "0x00"
338 register "reg_prox_ctrl12" = "0x00"
339 register "reg_prox_ctrl13" = "0x00"
340 register "reg_prox_ctrl14" = "0x00"
341 register "reg_prox_ctrl15" = "0x00"
342 register "reg_prox_ctrl16" = "0x00"
343 register "reg_prox_ctrl17" = "0x00"
344 register "reg_prox_ctrl18" = "0x00"
345 register "reg_prox_ctrl19" = "0x00"
346 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700347 register "reg_sar_ctrl1" = "0x8a"
348 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700349 device i2c 28 on end
350 end
351 end # I2C #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700352 device pci 15.2 off end # I2C #2
353 device pci 15.3 on end # I2C #3 - Camera
354 device pci 16.0 on end # Management Engine Interface 1
355 device pci 16.1 off end # Management Engine Interface 2
356 device pci 16.2 off end # Management Engine IDE-R
357 device pci 16.3 off end # Management Engine KT Redirection
358 device pci 16.4 off end # Management Engine Interface 3
359 device pci 17.0 off end # SATA
360 device pci 19.0 on end # UART #2
Enrico Granata95278a52018-06-20 13:08:23 -0700361 device pci 19.1 on
362 chip drivers/i2c/sx9310
363 register "desc" = ""Left SAR Proximity Sensor""
364 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D10_IRQ)"
Matt Delcob4be7aa2018-08-13 21:36:28 -0700365 register "speed" = "I2C_SPEED_FAST"
Enrico Granata95278a52018-06-20 13:08:23 -0700366 register "uid" = "1"
Gwendal Grignouf86c3fc2018-06-28 10:09:11 -0700367 register "reg_prox_ctrl0" = "0x10"
Enrico Granata95278a52018-06-20 13:08:23 -0700368 register "reg_prox_ctrl1" = "0x00"
369 register "reg_prox_ctrl2" = "0x84"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700370 register "reg_prox_ctrl3" = "0x0e"
Enrico Granata95278a52018-06-20 13:08:23 -0700371 register "reg_prox_ctrl4" = "0x07"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700372 register "reg_prox_ctrl5" = "0xc6"
Enrico Granata95278a52018-06-20 13:08:23 -0700373 register "reg_prox_ctrl6" = "0x20"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700374 register "reg_prox_ctrl7" = "0x0d"
375 register "reg_prox_ctrl8" = "0x8d"
Enrico Granata95278a52018-06-20 13:08:23 -0700376 register "reg_prox_ctrl9" = "0x43"
Enrico Granata55a8d8a2018-08-15 17:13:47 -0700377 register "reg_prox_ctrl10" = "0x1f"
Enrico Granata95278a52018-06-20 13:08:23 -0700378 register "reg_prox_ctrl11" = "0x00"
379 register "reg_prox_ctrl12" = "0x00"
380 register "reg_prox_ctrl13" = "0x00"
381 register "reg_prox_ctrl14" = "0x00"
382 register "reg_prox_ctrl15" = "0x00"
383 register "reg_prox_ctrl16" = "0x00"
384 register "reg_prox_ctrl17" = "0x00"
385 register "reg_prox_ctrl18" = "0x00"
386 register "reg_prox_ctrl19" = "0x00"
387 register "reg_sar_ctrl0" = "0x50"
Gwendal Grignou6459e422018-06-28 10:06:46 -0700388 register "reg_sar_ctrl1" = "0x8a"
389 register "reg_sar_ctrl2" = "0x3c"
Enrico Granata95278a52018-06-20 13:08:23 -0700390 device i2c 28 on end
391 end
392 end # I2C #5
Nick Vaccaro17999942018-04-23 17:13:52 -0700393 device pci 19.2 on
394 chip drivers/i2c/max98373
395 register "vmon_slot_no" = "4"
396 register "imon_slot_no" = "5"
397 register "uid" = "0"
398 register "desc" = ""RIGHT SPEAKER AMP""
399 register "name" = ""MAXR""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700400 device i2c 32 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700401 end
402 chip drivers/i2c/max98373
403 register "vmon_slot_no" = "6"
404 register "imon_slot_no" = "7"
405 register "uid" = "1"
406 register "desc" = ""LEFT SPEAKER AMP""
407 register "name" = ""MAXL""
Sathyanarayana Nujella881ff662018-06-19 12:48:57 -0700408 device i2c 31 on end
Nick Vaccaro17999942018-04-23 17:13:52 -0700409 end
Nick Vaccaro17999942018-04-23 17:13:52 -0700410 end # I2C #4 - Audio
411 device pci 1c.0 on
412 chip drivers/intel/wifi
Nick Vaccarod9169f82018-10-05 11:30:46 -0700413 register "wake" = "GPE0_DW2_01"
Nick Vaccaro17999942018-04-23 17:13:52 -0700414 device pci 00.0 on end
415 end
416 end # PCI Express Port 1
417 device pci 1c.1 off end # PCI Express Port 2
418 device pci 1c.2 off end # PCI Express Port 3
419 device pci 1c.3 off end # PCI Express Port 4
420 device pci 1c.4 off end # PCI Express Port 5
421 device pci 1c.5 off end # PCI Express Port 6
422 device pci 1c.6 off end # PCI Express Port 7
423 device pci 1c.7 off end # PCI Express Port 8
Nick Vaccaro0a2e39d2018-06-06 17:05:15 -0700424 device pci 1d.0 on end # PCI Express Port 9
Nick Vaccaro17999942018-04-23 17:13:52 -0700425 device pci 1d.1 off end # PCI Express Port 10
426 device pci 1d.2 off end # PCI Express Port 11
427 device pci 1d.3 off end # PCI Express Port 12
428 device pci 1e.0 off end # UART #0
429 device pci 1e.1 off end # UART #1
430 device pci 1e.2 on
431 chip drivers/spi/acpi
432 register "hid" = "ACPI_DT_NAMESPACE_HID"
433 register "compat_string" = ""google,cr50""
434 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
435 device spi 0 on end
436 end
437 end # GSPI #0
Vincent Palatin405eb442018-05-14 12:12:16 +0200438 device pci 1e.3 on
439 chip drivers/spi/acpi
Furquan Shaikh6d2f7d22018-10-11 08:50:09 -0700440 register "name" = ""CRFP""
Vincent Palatin405eb442018-05-14 12:12:16 +0200441 register "hid" = "ACPI_DT_NAMESPACE_HID"
442 register "uid" = "1"
443 register "compat_string" = ""google,cros-ec-spi""
444 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C11_IRQ)"
445 register "wake" = "GPE0_DW0_09" # GPP_C9
Vincent Palatin405eb442018-05-14 12:12:16 +0200446 device spi 0 on end
Nick Vaccaro4f9ff532018-07-26 19:28:03 -0700447 end # FPMCU
Vincent Palatin405eb442018-05-14 12:12:16 +0200448 end # GSPI #1
Nick Vaccaro17999942018-04-23 17:13:52 -0700449 device pci 1e.4 on end # eMMC
450 device pci 1e.5 off end # SDIO
451 device pci 1e.6 off end # SDCard
452 device pci 1f.0 on
453 chip ec/google/chromeec
454 device pnp 0c09.0 on end
455 end
456 end # LPC Interface
457 device pci 1f.1 on end # P2SB
458 device pci 1f.2 on end # Power Management Controller
Jenny TC096833f2018-12-11 16:16:11 +0530459 device pci 1f.3 on end # Intel HDA
Nick Vaccaro17999942018-04-23 17:13:52 -0700460 device pci 1f.4 on end # SMBus
461 device pci 1f.5 on end # PCH SPI
462 device pci 1f.6 off end # GbE
463 end
464end