Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 1 | chip soc/intel/skylake |
| 2 | |
| 3 | # Deep Sx states |
| 4 | register "deep_s3_enable_ac" = "0" |
| 5 | register "deep_s3_enable_dc" = "0" |
| 6 | register "deep_s5_enable_ac" = "1" |
| 7 | register "deep_s5_enable_dc" = "1" |
| 8 | register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD" |
| 9 | |
| 10 | # GPE configuration |
| 11 | # Note that GPE events called out in ASL code rely on this |
| 12 | # route. i.e. If this route changes then the affected GPE |
| 13 | # offset bits also need to be changed. |
Vincent Palatin | 405eb44 | 2018-05-14 12:12:16 +0200 | [diff] [blame] | 14 | register "gpe0_dw0" = "GPP_C" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 15 | register "gpe0_dw1" = "GPP_D" |
| 16 | register "gpe0_dw2" = "GPP_E" |
| 17 | |
| 18 | # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f |
| 19 | register "gen1_dec" = "0x00fc0801" |
| 20 | register "gen2_dec" = "0x000c0201" |
| 21 | # EC memory map range is 0x900-0x9ff |
| 22 | register "gen3_dec" = "0x00fc0901" |
| 23 | |
| 24 | # Enable DPTF |
| 25 | register "dptf_enable" = "1" |
| 26 | |
| 27 | # Enable S0ix |
| 28 | register "s0ix_enable" = "1" |
| 29 | |
| 30 | # FSP Configuration |
| 31 | register "ProbelessTrace" = "0" |
| 32 | register "EnableLan" = "0" |
| 33 | register "EnableSata" = "0" |
| 34 | register "SataSalpSupport" = "0" |
| 35 | register "SataMode" = "0" |
| 36 | register "SataPortsEnable[0]" = "0" |
| 37 | register "EnableAzalia" = "1" |
| 38 | register "DspEnable" = "1" |
| 39 | register "IoBufferOwnership" = "3" |
| 40 | register "EnableTraceHub" = "0" |
| 41 | register "SsicPortEnable" = "0" |
| 42 | register "SmbusEnable" = "1" |
| 43 | register "Cio2Enable" = "0" # FIXME: enable once MIPI is ready |
| 44 | register "SaImguEnable" = "0" # FIXME: enable once MIPI is ready |
| 45 | register "ScsEmmcEnabled" = "1" |
| 46 | register "ScsEmmcHs400Enabled" = "1" |
| 47 | register "ScsSdCardEnabled" = "0" |
| 48 | register "IshEnable" = "0" |
| 49 | register "PttSwitch" = "0" |
| 50 | register "InternalGfx" = "1" |
| 51 | register "SkipExtGfxScan" = "1" |
| 52 | register "Device4Enable" = "1" |
| 53 | register "HeciEnabled" = "0" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 54 | register "SaGv" = "3" |
| 55 | register "SerialIrqConfigSirqEnable" = "1" |
| 56 | register "PmConfigSlpS3MinAssert" = "2" # 50ms |
| 57 | register "PmConfigSlpS4MinAssert" = "1" # 1s |
| 58 | register "PmConfigSlpSusMinAssert" = "1" # 500ms |
| 59 | register "PmConfigSlpAMinAssert" = "3" # 2s |
| 60 | register "PmTimerDisabled" = "1" |
| 61 | register "VmxEnable" = "1" |
| 62 | |
Nick Vaccaro | de31587 | 2018-06-18 21:56:25 -0700 | [diff] [blame] | 63 | # Disable P-States |
| 64 | register "speed_shift_enable" = "0" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 65 | register "dptf_enable" = "1" |
| 66 | register "tdp_pl2_override" = "15" |
| 67 | register "psys_pmax" = "45" |
| 68 | register "tcc_offset" = "10" |
| 69 | register "pch_trip_temp" = "75" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 70 | |
| 71 | register "pirqa_routing" = "PCH_IRQ11" |
| 72 | register "pirqb_routing" = "PCH_IRQ10" |
| 73 | register "pirqc_routing" = "PCH_IRQ11" |
| 74 | register "pirqd_routing" = "PCH_IRQ11" |
| 75 | register "pirqe_routing" = "PCH_IRQ11" |
| 76 | register "pirqf_routing" = "PCH_IRQ11" |
| 77 | register "pirqg_routing" = "PCH_IRQ11" |
| 78 | register "pirqh_routing" = "PCH_IRQ11" |
| 79 | |
| 80 | # VR Settings Configuration for 4 Domains |
| 81 | #+----------------+-------+-------+-------+-------+ |
| 82 | #| Domain/Setting | SA | IA | GTUS | GTS | |
| 83 | #+----------------+-------+-------+-------+-------+ |
| 84 | #| Psi1Threshold | 20A | 20A | 20A | 20A | |
| 85 | #| Psi2Threshold | 2A | 2A | 2A | 2A | |
| 86 | #| Psi3Threshold | 1A | 1A | 1A | 1A | |
| 87 | #| Psi3Enable | 1 | 1 | 1 | 1 | |
| 88 | #| Psi4Enable | 1 | 1 | 1 | 1 | |
| 89 | #| ImonSlope | 0 | 0 | 0 | 0 | |
| 90 | #| ImonOffset | 0 | 0 | 0 | 0 | |
| 91 | #| IccMax | 4A | 24A | 24A | 24A | |
| 92 | #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V | |
| 93 | #| AcLoadline | 14.9 | 5 | 5.7 | 4.57 | |
| 94 | #| DcLoadline | 14.2 | 4.86 | 4.2 | 4.3 | |
| 95 | #+----------------+-------+-------+-------+-------+ |
| 96 | register "domain_vr_config[VR_SYSTEM_AGENT]" = "{ |
| 97 | .vr_config_enable = 1, |
| 98 | .psi1threshold = VR_CFG_AMP(20), |
| 99 | .psi2threshold = VR_CFG_AMP(2), |
| 100 | .psi3threshold = VR_CFG_AMP(1), |
| 101 | .psi3enable = 1, |
| 102 | .psi4enable = 1, |
| 103 | .imon_slope = 0x0, |
| 104 | .imon_offset = 0x0, |
| 105 | .icc_max = VR_CFG_AMP(4), |
| 106 | .voltage_limit = 1520, |
| 107 | .ac_loadline = 1490, |
| 108 | .dc_loadline = 1420, |
| 109 | }" |
| 110 | |
| 111 | register "domain_vr_config[VR_IA_CORE]" = "{ |
| 112 | .vr_config_enable = 1, |
| 113 | .psi1threshold = VR_CFG_AMP(20), |
| 114 | .psi2threshold = VR_CFG_AMP(2), |
| 115 | .psi3threshold = VR_CFG_AMP(1), |
| 116 | .psi3enable = 1, |
| 117 | .psi4enable = 1, |
| 118 | .imon_slope = 0x0, |
| 119 | .imon_offset = 0x0, |
| 120 | .icc_max = VR_CFG_AMP(24), |
| 121 | .voltage_limit = 1520, |
| 122 | .ac_loadline = 500, |
| 123 | .dc_loadline = 486, |
| 124 | }" |
| 125 | |
| 126 | register "domain_vr_config[VR_GT_UNSLICED]" = "{ |
| 127 | .vr_config_enable = 1, |
| 128 | .psi1threshold = VR_CFG_AMP(20), |
| 129 | .psi2threshold = VR_CFG_AMP(2), |
| 130 | .psi3threshold = VR_CFG_AMP(1), |
| 131 | .psi3enable = 1, |
| 132 | .psi4enable = 1, |
| 133 | .imon_slope = 0x0, |
| 134 | .imon_offset = 0x0, |
| 135 | .icc_max = VR_CFG_AMP(24), |
| 136 | .voltage_limit = 1520, |
| 137 | .ac_loadline = 570, |
| 138 | .dc_loadline = 420, |
| 139 | }" |
| 140 | |
| 141 | register "domain_vr_config[VR_GT_SLICED]" = "{ |
| 142 | .vr_config_enable = 1, |
| 143 | .psi1threshold = VR_CFG_AMP(20), |
| 144 | .psi2threshold = VR_CFG_AMP(2), |
| 145 | .psi3threshold = VR_CFG_AMP(1), |
| 146 | .psi3enable = 1, |
| 147 | .psi4enable = 1, |
| 148 | .imon_slope = 0x0, |
| 149 | .imon_offset = 0x0, |
| 150 | .icc_max = VR_CFG_AMP(24), |
| 151 | .voltage_limit = 1520, |
| 152 | .ac_loadline = 457, |
| 153 | .dc_loadline = 430, |
| 154 | }" |
| 155 | |
| 156 | # PCIe Root port 1 with SRCCLKREQ1# |
| 157 | register "PcieRpEnable[0]" = "1" |
| 158 | register "PcieRpClkReqSupport[0]" = "1" |
| 159 | register "PcieRpClkReqNumber[0]" = "1" |
| 160 | register "PcieRpClkSrcNumber[0]" = "1" |
| 161 | register "PcieRpAdvancedErrorReporting[0]" = "1" |
| 162 | register "PcieRpLtrEnable[0]" = "1" |
| 163 | |
Nick Vaccaro | 0a2e39d | 2018-06-06 17:05:15 -0700 | [diff] [blame] | 164 | # Root port 9 (x2) |
| 165 | # PcieRpEnable: Enable root port |
| 166 | # PcieRpClkReqSupport: Enable CLKREQ# |
| 167 | # PcieRpClkReqNumber: Uses SRCCLKREQ2# |
| 168 | # PcieRpClkSrcNumber: Uses 2 |
| 169 | # PcieRpAdvancedErrorReporting: Enable Advanced Error Reporting |
| 170 | # PcieRpLtrEnable: Enable Latency Tolerance Reporting Mechanism |
| 171 | register "PcieRpEnable[8]" = "1" |
| 172 | register "PcieRpClkReqSupport[8]" = "1" |
| 173 | register "PcieRpClkReqNumber[8]" = "2" |
| 174 | register "PcieRpClkSrcNumber[8]" = "2" |
| 175 | register "PcieRpAdvancedErrorReporting[8]" = "1" |
| 176 | register "PcieRpLtrEnable[8]" = "1" |
| 177 | |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 178 | # USB 2.0 |
| 179 | register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1 |
| 180 | register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Empty |
| 181 | register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth |
| 182 | register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2 |
Nick Vaccaro | a613ccd | 2018-05-16 02:47:40 -0700 | [diff] [blame] | 183 | register "usb2_ports[6]" = "USB2_PORT_LONG(OC_SKIP)" # pogo port |
| 184 | register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Empty |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 185 | register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty |
| 186 | |
| 187 | # USB 3.0 |
| 188 | register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1 |
| 189 | register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2 |
| 190 | register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty |
| 191 | register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty |
| 192 | |
Subrata Banik | c4986eb | 2018-05-09 14:55:09 +0530 | [diff] [blame] | 193 | # Intel Common SoC Config |
| 194 | #+-------------------+---------------------------+ |
| 195 | #| Field | Value | |
| 196 | #+-------------------+---------------------------+ |
| 197 | #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT | |
| 198 | #| GSPI0 | cr50 TPM. Early init is | |
| 199 | #| | required to set up a BAR | |
| 200 | #| | for TPM communication | |
| 201 | #| | before memory is up | |
| 202 | #| I2C0 | Touchscreen | |
| 203 | #| I2C1 | Trackpad | |
| 204 | #| I2C3 | Camera | |
| 205 | #| I2C4 | Audio | |
| 206 | #| I2C5 | Rear Camera & SAR | |
| 207 | #+-------------------+---------------------------+ |
| 208 | register "common_soc_config" = "{ |
| 209 | .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT, |
| 210 | .i2c[0] = { |
| 211 | .speed = I2C_SPEED_FAST, |
| 212 | .rise_time_ns = 98, |
| 213 | .fall_time_ns = 38, |
| 214 | }, |
| 215 | .i2c[1] = { |
| 216 | .speed = I2C_SPEED_FAST, |
| 217 | .speed_config[0] = { |
| 218 | .speed = I2C_SPEED_FAST, |
| 219 | .scl_lcnt = 186, |
| 220 | .scl_hcnt = 93, |
| 221 | .sda_hold = 36, |
| 222 | }, |
| 223 | }, |
| 224 | .i2c[3] = { |
| 225 | .speed = I2C_SPEED_FAST, |
| 226 | .rise_time_ns = 98, |
| 227 | .fall_time_ns = 38, |
| 228 | }, |
| 229 | .i2c[4] = { |
| 230 | .speed = I2C_SPEED_FAST, |
| 231 | .speed_config[0] = { |
| 232 | .speed = I2C_SPEED_FAST, |
| 233 | .scl_lcnt = 176, |
| 234 | .scl_hcnt = 95, |
| 235 | .sda_hold = 36, |
| 236 | } |
| 237 | }, |
| 238 | .i2c[5] = { |
| 239 | .speed = I2C_SPEED_FAST, |
| 240 | .rise_time_ns = 98, |
| 241 | .fall_time_ns = 38, |
| 242 | }, |
| 243 | .gspi[0] = { |
| 244 | .speed_mhz = 1, |
| 245 | .early_init = 1, |
| 246 | }, |
| 247 | }" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 248 | # Touchscreen |
| 249 | register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 250 | |
| 251 | # Trackpad |
| 252 | register "i2c_voltage[1]" = "I2C_VOLTAGE_1V8" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 253 | |
Nick Vaccaro | ba959ad | 2018-05-16 02:52:28 -0700 | [diff] [blame] | 254 | # Front Camera |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 255 | register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 256 | |
| 257 | # Audio |
| 258 | register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 259 | |
Nick Vaccaro | ba959ad | 2018-05-16 02:52:28 -0700 | [diff] [blame] | 260 | # Rear Camera & SAR |
| 261 | register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8" |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 262 | |
| 263 | register "SerialIoDevMode" = "{ |
| 264 | [PchSerialIoIndexI2C0] = PchSerialIoPci, |
| 265 | [PchSerialIoIndexI2C1] = PchSerialIoPci, |
| 266 | [PchSerialIoIndexI2C2] = PchSerialIoDisabled, |
| 267 | [PchSerialIoIndexI2C3] = PchSerialIoPci, |
| 268 | [PchSerialIoIndexI2C4] = PchSerialIoPci, |
Nick Vaccaro | ba959ad | 2018-05-16 02:52:28 -0700 | [diff] [blame] | 269 | [PchSerialIoIndexI2C5] = PchSerialIoPci, |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 270 | [PchSerialIoIndexSpi0] = PchSerialIoPci, |
| 271 | [PchSerialIoIndexSpi1] = PchSerialIoPci, |
| 272 | [PchSerialIoIndexUart0] = PchSerialIoSkipInit, |
| 273 | [PchSerialIoIndexUart1] = PchSerialIoDisabled, |
| 274 | [PchSerialIoIndexUart2] = PchSerialIoSkipInit, |
| 275 | }" |
| 276 | |
| 277 | device cpu_cluster 0 on |
| 278 | device lapic 0 on end |
| 279 | end |
| 280 | device domain 0 on |
| 281 | device pci 00.0 on end # Host Bridge |
| 282 | device pci 02.0 on end # Integrated Graphics Device |
| 283 | device pci 14.0 on end # USB xHCI |
| 284 | device pci 14.1 on end # USB xDCI (OTG) |
| 285 | device pci 14.2 on end # Thermal Subsystem |
Nick Vaccaro | 006114b | 2018-05-16 02:48:32 -0700 | [diff] [blame] | 286 | device pci 15.0 on |
| 287 | chip drivers/i2c/hid |
| 288 | register "generic.hid" = ""WCOM50C1"" |
| 289 | register "generic.desc" = ""WCOM Digitizer"" |
| 290 | register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)" |
| 291 | register "generic.speed" = "I2C_SPEED_FAST_PLUS" |
| 292 | register "generic.probed" = "1" |
| 293 | register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)" |
| 294 | register "generic.reset_delay_ms" = "1" |
| 295 | register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)" |
| 296 | register "generic.enable_delay_ms" = "1" |
| 297 | register "generic.has_power_resource" = "1" |
| 298 | register "hid_desc_reg_offset" = "0x1" |
| 299 | device i2c 0a on end |
| 300 | end |
| 301 | end # I2C #0 - Touchscreen |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 302 | device pci 15.1 on |
| 303 | chip drivers/i2c/sx9310 |
Enrico Granata | ede8f26 | 2018-06-26 16:48:20 -0700 | [diff] [blame] | 304 | register "desc" = ""Right SAR Proximity Sensor"" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 305 | register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)" |
| 306 | register "speed" = "I2C_SPEED_FAST_PLUS" |
Enrico Granata | ede8f26 | 2018-06-26 16:48:20 -0700 | [diff] [blame] | 307 | register "uid" = "0" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 308 | register "reg_prox_ctrl0" = "0x1a" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 309 | register "reg_prox_ctrl1" = "0x00" |
| 310 | register "reg_prox_ctrl2" = "0x84" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 311 | register "reg_prox_ctrl3" = "0x0e" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 312 | register "reg_prox_ctrl4" = "0x07" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 313 | register "reg_prox_ctrl5" = "0xc6" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 314 | register "reg_prox_ctrl6" = "0x20" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 315 | register "reg_prox_ctrl7" = "0x0d" |
| 316 | register "reg_prox_ctrl8" = "0x8d" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 317 | register "reg_prox_ctrl9" = "0x43" |
| 318 | register "reg_prox_ctrl10" = "0x11" |
| 319 | register "reg_prox_ctrl11" = "0x00" |
| 320 | register "reg_prox_ctrl12" = "0x00" |
| 321 | register "reg_prox_ctrl13" = "0x00" |
| 322 | register "reg_prox_ctrl14" = "0x00" |
| 323 | register "reg_prox_ctrl15" = "0x00" |
| 324 | register "reg_prox_ctrl16" = "0x00" |
| 325 | register "reg_prox_ctrl17" = "0x00" |
| 326 | register "reg_prox_ctrl18" = "0x00" |
| 327 | register "reg_prox_ctrl19" = "0x00" |
| 328 | register "reg_sar_ctrl0" = "0x50" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 329 | register "reg_sar_ctrl1" = "0x8a" |
| 330 | register "reg_sar_ctrl2" = "0x3c" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 331 | device i2c 28 on end |
| 332 | end |
| 333 | end # I2C #1 |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 334 | device pci 15.2 off end # I2C #2 |
| 335 | device pci 15.3 on end # I2C #3 - Camera |
| 336 | device pci 16.0 on end # Management Engine Interface 1 |
| 337 | device pci 16.1 off end # Management Engine Interface 2 |
| 338 | device pci 16.2 off end # Management Engine IDE-R |
| 339 | device pci 16.3 off end # Management Engine KT Redirection |
| 340 | device pci 16.4 off end # Management Engine Interface 3 |
| 341 | device pci 17.0 off end # SATA |
| 342 | device pci 19.0 on end # UART #2 |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 343 | device pci 19.1 on |
| 344 | chip drivers/i2c/sx9310 |
| 345 | register "desc" = ""Left SAR Proximity Sensor"" |
| 346 | register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D10_IRQ)" |
| 347 | register "speed" = "I2C_SPEED_FAST_PLUS" |
| 348 | register "uid" = "1" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 349 | register "reg_prox_ctrl0" = "0x1a" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 350 | register "reg_prox_ctrl1" = "0x00" |
| 351 | register "reg_prox_ctrl2" = "0x84" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 352 | register "reg_prox_ctrl3" = "0x0e" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 353 | register "reg_prox_ctrl4" = "0x07" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 354 | register "reg_prox_ctrl5" = "0xc6" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 355 | register "reg_prox_ctrl6" = "0x20" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 356 | register "reg_prox_ctrl7" = "0x0d" |
| 357 | register "reg_prox_ctrl8" = "0x8d" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 358 | register "reg_prox_ctrl9" = "0x43" |
| 359 | register "reg_prox_ctrl10" = "0x11" |
| 360 | register "reg_prox_ctrl11" = "0x00" |
| 361 | register "reg_prox_ctrl12" = "0x00" |
| 362 | register "reg_prox_ctrl13" = "0x00" |
| 363 | register "reg_prox_ctrl14" = "0x00" |
| 364 | register "reg_prox_ctrl15" = "0x00" |
| 365 | register "reg_prox_ctrl16" = "0x00" |
| 366 | register "reg_prox_ctrl17" = "0x00" |
| 367 | register "reg_prox_ctrl18" = "0x00" |
| 368 | register "reg_prox_ctrl19" = "0x00" |
| 369 | register "reg_sar_ctrl0" = "0x50" |
Gwendal Grignou | 6459e42 | 2018-06-28 10:06:46 -0700 | [diff] [blame^] | 370 | register "reg_sar_ctrl1" = "0x8a" |
| 371 | register "reg_sar_ctrl2" = "0x3c" |
Enrico Granata | 95278a5 | 2018-06-20 13:08:23 -0700 | [diff] [blame] | 372 | device i2c 28 on end |
| 373 | end |
| 374 | end # I2C #5 |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 375 | device pci 19.2 on |
| 376 | chip drivers/i2c/max98373 |
| 377 | register "vmon_slot_no" = "4" |
| 378 | register "imon_slot_no" = "5" |
| 379 | register "uid" = "0" |
| 380 | register "desc" = ""RIGHT SPEAKER AMP"" |
| 381 | register "name" = ""MAXR"" |
Sathyanarayana Nujella | 881ff66 | 2018-06-19 12:48:57 -0700 | [diff] [blame] | 382 | device i2c 32 on end |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 383 | end |
| 384 | chip drivers/i2c/max98373 |
| 385 | register "vmon_slot_no" = "6" |
| 386 | register "imon_slot_no" = "7" |
| 387 | register "uid" = "1" |
| 388 | register "desc" = ""LEFT SPEAKER AMP"" |
| 389 | register "name" = ""MAXL"" |
Sathyanarayana Nujella | 881ff66 | 2018-06-19 12:48:57 -0700 | [diff] [blame] | 390 | device i2c 31 on end |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 391 | end |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 392 | end # I2C #4 - Audio |
| 393 | device pci 1c.0 on |
| 394 | chip drivers/intel/wifi |
| 395 | register "wake" = "GPE0_PCI_EXP" |
| 396 | device pci 00.0 on end |
| 397 | end |
| 398 | end # PCI Express Port 1 |
| 399 | device pci 1c.1 off end # PCI Express Port 2 |
| 400 | device pci 1c.2 off end # PCI Express Port 3 |
| 401 | device pci 1c.3 off end # PCI Express Port 4 |
| 402 | device pci 1c.4 off end # PCI Express Port 5 |
| 403 | device pci 1c.5 off end # PCI Express Port 6 |
| 404 | device pci 1c.6 off end # PCI Express Port 7 |
| 405 | device pci 1c.7 off end # PCI Express Port 8 |
Nick Vaccaro | 0a2e39d | 2018-06-06 17:05:15 -0700 | [diff] [blame] | 406 | device pci 1d.0 on end # PCI Express Port 9 |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 407 | device pci 1d.1 off end # PCI Express Port 10 |
| 408 | device pci 1d.2 off end # PCI Express Port 11 |
| 409 | device pci 1d.3 off end # PCI Express Port 12 |
| 410 | device pci 1e.0 off end # UART #0 |
| 411 | device pci 1e.1 off end # UART #1 |
| 412 | device pci 1e.2 on |
| 413 | chip drivers/spi/acpi |
| 414 | register "hid" = "ACPI_DT_NAMESPACE_HID" |
| 415 | register "compat_string" = ""google,cr50"" |
| 416 | register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)" |
| 417 | device spi 0 on end |
| 418 | end |
| 419 | end # GSPI #0 |
Vincent Palatin | 405eb44 | 2018-05-14 12:12:16 +0200 | [diff] [blame] | 420 | device pci 1e.3 on |
| 421 | chip drivers/spi/acpi |
| 422 | register "hid" = "ACPI_DT_NAMESPACE_HID" |
| 423 | register "uid" = "1" |
| 424 | register "compat_string" = ""google,cros-ec-spi"" |
| 425 | register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C11_IRQ)" |
| 426 | register "wake" = "GPE0_DW0_09" # GPP_C9 |
| 427 | register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C10)" |
| 428 | register "reset_delay_ms" = "0" |
| 429 | register "reset_off_delay_ms" = "0" |
| 430 | register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A11)" |
| 431 | register "enable_delay_ms" = "0" |
| 432 | register "enable_off_delay_ms" = "0" |
| 433 | register "has_power_resource" = "1" |
| 434 | device spi 0 on end |
| 435 | end |
| 436 | end # GSPI #1 |
Nick Vaccaro | 1799994 | 2018-04-23 17:13:52 -0700 | [diff] [blame] | 437 | device pci 1e.4 on end # eMMC |
| 438 | device pci 1e.5 off end # SDIO |
| 439 | device pci 1e.6 off end # SDCard |
| 440 | device pci 1f.0 on |
| 441 | chip ec/google/chromeec |
| 442 | device pnp 0c09.0 on end |
| 443 | end |
| 444 | end # LPC Interface |
| 445 | device pci 1f.1 on end # P2SB |
| 446 | device pci 1f.2 on end # Power Management Controller |
| 447 | device pci 1f.3 on end # Intel HDA |
| 448 | device pci 1f.4 on end # SMBus |
| 449 | device pci 1f.5 on end # PCH SPI |
| 450 | device pci 1f.6 off end # GbE |
| 451 | end |
| 452 | end |