blob: 0d9331b7c010073e7281325a9eb9ee040f34244c [file] [log] [blame]
Lee Leahyc4210412015-06-29 11:37:56 -07001chip soc/intel/skylake
2
Duncan Laurie1c2de9f2015-09-03 16:05:00 -07003 # Enable deep Sx states
Duncan Laurie1fe32d62017-04-10 21:02:13 -07004 register "deep_s5_enable_ac" = "1"
5 register "deep_s5_enable_dc" = "1"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -07006 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
7
8 # GPE configuration
9 # Note that GPE events called out in ASL code rely on this
10 # route. i.e. If this route changes then the affected GPE
11 # offset bits also need to be changed.
Duncan Lauried6a42f92015-09-08 16:28:21 -070012 register "gpe0_dw0" = "GPP_B"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070013 register "gpe0_dw1" = "GPP_D"
14 register "gpe0_dw2" = "GPP_E"
15
Subrata Banik89f6d602016-07-26 15:37:11 +053016 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070017 register "gen1_dec" = "0x00fc0801"
Subrata Banik89f6d602016-07-26 15:37:11 +053018 register "gen2_dec" = "0x000c0201"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070019
Duncan Laurie74b964e2015-09-04 10:41:02 -070020 # Enable DPTF
21 register "dptf_enable" = "1"
22
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070023 # FSP Configuration
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070024 register "DspEnable" = "1"
25 register "IoBufferOwnership" = "3"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070026 register "ScsEmmcHs400Enabled" = "1"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070027 register "SkipExtGfxScan" = "1"
Praveen Hodagatta Praneshaa6a8fb2019-10-29 14:47:11 +080028 register "SaGv" = "SaGv_Enabled"
Rizwan Qureshifb879982015-11-19 16:06:28 +053029
30 # Enabling SLP_S3#, SLP_S4#, SLP_SUS and SLP_A Stretch
31 # SLP_S3 Minimum Assertion Width. Values 0: 60us, 1: 1ms, 2: 50ms, 3: 2s
32 register "PmConfigSlpS3MinAssert" = "0x02"
33
34 # SLP_S4 Minimum Assertion Width. Values 0: default, 1: 1s, 2: 2s, 3: 3s, 4: 4s
35 register "PmConfigSlpS4MinAssert" = "0x04"
36
37 # SLP_SUS Minimum Assertion Width. Values 0: 0ms, 1: 500ms, 2: 1s, 3: 4s
38 register "PmConfigSlpSusMinAssert" = "0x03"
39
40 # SLP_A Minimum Assertion Width. Values 0: 0ms, 1: 4s, 2: 98ms, 3: 2s
41 register "PmConfigSlpAMinAssert" = "0x03"
42
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070043
Michael Niewöhnerdd321032019-10-09 21:02:36 +020044 # VR Settings Configuration for 4 Domains
45 #+----------------+-----------+-----------+-------------+----------+
46 #| Domain/Setting | SA | IA | GT Unsliced | GT |
47 #+----------------+-----------+-----------+-------------+----------+
48 #| Psi1Threshold | 20A | 20A | 20A | 20A |
49 #| Psi2Threshold | 4A | 5A | 5A | 5A |
50 #| Psi3Threshold | 1A | 1A | 1A | 1A |
51 #| Psi3Enable | 1 | 1 | 1 | 1 |
52 #| Psi4Enable | 1 | 1 | 1 | 1 |
53 #| ImonSlope | 0 | 0 | 0 | 0 |
54 #| ImonOffset | 0 | 0 | 0 | 0 |
55 #| IccMax | 7A | 34A | 35A | 35A |
56 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
57 #+----------------+-----------+-----------+-------------+----------+
Rizwan Qureshi3fc42772015-11-20 11:47:40 +053058 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
Michael Niewöhnerdd321032019-10-09 21:02:36 +020059 .vr_config_enable = 1,
60 .psi1threshold = VR_CFG_AMP(20),
61 .psi2threshold = VR_CFG_AMP(4),
62 .psi3threshold = VR_CFG_AMP(1),
63 .psi3enable = 1,
64 .psi4enable = 1,
65 .imon_slope = 0x0,
66 .imon_offset = 0x0,
67 .icc_max = VR_CFG_AMP(7),
68 .voltage_limit = 1520,
Rizwan Qureshi3fc42772015-11-20 11:47:40 +053069 }"
70
71 register "domain_vr_config[VR_IA_CORE]" = "{
Michael Niewöhnerdd321032019-10-09 21:02:36 +020072 .vr_config_enable = 1,
73 .psi1threshold = VR_CFG_AMP(20),
74 .psi2threshold = VR_CFG_AMP(5),
75 .psi3threshold = VR_CFG_AMP(1),
76 .psi3enable = 1,
77 .psi4enable = 1,
78 .imon_slope = 0x0,
79 .imon_offset = 0x0,
80 .icc_max = VR_CFG_AMP(34),
81 .voltage_limit = 1520,
Rizwan Qureshi3fc42772015-11-20 11:47:40 +053082 }"
83
84 register "domain_vr_config[VR_GT_UNSLICED]" = "{
Michael Niewöhnerdd321032019-10-09 21:02:36 +020085 .vr_config_enable = 1,
86 .psi1threshold = VR_CFG_AMP(20),
87 .psi2threshold = VR_CFG_AMP(5),
88 .psi3threshold = VR_CFG_AMP(1),
89 .psi3enable = 1,
90 .psi4enable = 1,
91 .imon_slope = 0x0,
92 .imon_offset = 0x0,
93 .icc_max = VR_CFG_AMP(35),
94 .voltage_limit = 1520,
Rizwan Qureshi3fc42772015-11-20 11:47:40 +053095 }"
96
97 register "domain_vr_config[VR_GT_SLICED]" = "{
Michael Niewöhnerdd321032019-10-09 21:02:36 +020098 .vr_config_enable = 1,
99 .psi1threshold = VR_CFG_AMP(20),
100 .psi2threshold = VR_CFG_AMP(5),
101 .psi3threshold = VR_CFG_AMP(1),
102 .psi3enable = 1,
103 .psi4enable = 1,
104 .imon_slope = 0x0,
105 .imon_offset = 0x0,
106 .icc_max = VR_CFG_AMP(35),
107 .voltage_limit = 1520,
Rizwan Qureshi3fc42772015-11-20 11:47:40 +0530108 }"
109
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700110 # Enable Root port 1 and 5.
111 register "PcieRpEnable[0]" = "1"
112 register "PcieRpEnable[4]" = "1"
113 # Enable CLKREQ#
114 register "PcieRpClkReqSupport[0]" = "1"
115 register "PcieRpClkReqSupport[4]" = "1"
116 # RP 1 uses SRCCLKREQ1# while RP 5 uses SRCCLKREQ2#
117 register "PcieRpClkReqNumber[0]" = "1"
118 register "PcieRpClkReqNumber[4]" = "2"
Lee Leahyc4210412015-06-29 11:37:56 -0700119
Felix Singercc93db92023-10-23 16:26:20 +0200120 register "usb2_ports" = "{
121 [0] = USB2_PORT_TYPE_C(OC0), /* Type-C Port 1 */
122 [1] = USB2_PORT_TYPE_C(OC1), /* Type-C Port 2 */
123 [2] = USB2_PORT_MID(OC_SKIP), /* Bluetooth */
124 [4] = USB2_PORT_MID(OC2), /* Type-A Port (card) */
125 [6] = USB2_PORT_FLEX(OC_SKIP), /* Camera */
126 [8] = USB2_PORT_LONG(OC3), /* Type-A Port (board) */
127 }"
Duncan Laurie2b9595a2015-08-28 17:48:11 -0700128
Felix Singercc93db92023-10-23 16:26:20 +0200129 register "usb3_ports" = "{
130 [0] = USB3_PORT_DEFAULT(OC0), /* Type-C Port 1 */
131 [1] = USB3_PORT_DEFAULT(OC1), /* Type-C Port 2 */
132 [2] = USB3_PORT_DEFAULT(OC2), /* Type-A Port (card) */
133 [3] = USB3_PORT_DEFAULT(OC3), /* Type-A Port (board) */
134 }"
Duncan Lauriec8d45ac2016-06-06 17:21:00 -0700135
Aaron Durbined14a4e2016-11-09 17:04:15 -0600136 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8" # I2C4 is 1.8V
Rizwan Qureshi9cd8e5a2015-10-05 19:13:01 +0530137
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700138 # Must leave UART0 enabled or SD/eMMC will not work as PCI
Felix Singer21b5a9a2023-10-23 07:26:28 +0200139 register "SerialIoDevMode" = "{
140 [PchSerialIoIndexI2C0] = PchSerialIoPci,
141 [PchSerialIoIndexI2C1] = PchSerialIoPci,
142 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
143 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
144 [PchSerialIoIndexI2C4] = PchSerialIoPci,
145 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
146 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
147 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
148 [PchSerialIoIndexUart0] = PchSerialIoPci,
149 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
150 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700151 }"
Lee Leahyc4210412015-06-29 11:37:56 -0700152
pchandrif28929d2016-01-19 10:49:51 -0800153 # PL2 override 25W
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530154 register "power_limits_config" = "{
155 .tdp_pl2_override = 25,
156 }"
pchandrif28929d2016-01-19 10:49:51 -0800157
Subrata Banik9a8b67d2016-04-20 14:19:53 +0530158 # Send an extra VR mailbox command for the PS4 exit issue
159 register "SendVrMbxCmd" = "2"
160
Duncan Laurie9482cf62016-06-22 11:31:51 -0700161 # Use default SD card detect GPIO configuration
Angel Pons6bd99f92021-02-20 00:16:47 +0100162 register "sdcard_cd_gpio" = "GPP_A7"
Duncan Laurie9482cf62016-06-22 11:31:51 -0700163
Arthur Heymans69cd7292022-11-07 13:52:11 +0100164 device cpu_cluster 0 on end
Lee Leahyc4210412015-06-29 11:37:56 -0700165 device domain 0 on
Felix Singera0c3ba02023-11-12 18:18:51 +0000166 device ref igpu on end
167 device ref sa_thermal on end
168 device ref south_xhci on end
169 device ref thermal on end
170 device ref i2c0 on
Duncan Laurie9482cf62016-06-22 11:31:51 -0700171 chip drivers/i2c/generic
172 register "hid" = ""ELAN0001""
173 register "desc" = ""ELAN Touchscreen""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800174 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
Duncan Laurie9482cf62016-06-22 11:31:51 -0700175 device i2c 10 on end
176 end
Felix Singera0c3ba02023-11-12 18:18:51 +0000177 end
178 device ref i2c1 on
Duncan Laurie9482cf62016-06-22 11:31:51 -0700179 chip drivers/i2c/generic
180 register "hid" = ""ELAN0000""
181 register "desc" = ""ELAN Touchpad""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800182 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)"
Duncan Laurie9482cf62016-06-22 11:31:51 -0700183 register "wake" = "GPE0_DW0_05"
184 device i2c 15 on end
185 end
Felix Singera0c3ba02023-11-12 18:18:51 +0000186 end
187 device ref heci1 on end
188 device ref uart2 on end
189 device ref i2c4 on
Duncan Laurie9482cf62016-06-22 11:31:51 -0700190 chip drivers/i2c/nau8825
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800191 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)"
Duncan Laurie9482cf62016-06-22 11:31:51 -0700192 register "jkdet_enable" = "1"
193 register "jkdet_pull_enable" = "1"
194 register "jkdet_pull_up" = "1"
195 register "jkdet_polarity" = "1" # ActiveLow
196 register "vref_impedance" = "2" # 125kOhm
197 register "micbias_voltage" = "6" # 2.754
198 register "sar_threshold_num" = "4"
199 register "sar_threshold[0]" = "0x08"
200 register "sar_threshold[1]" = "0x12"
201 register "sar_threshold[2]" = "0x26"
202 register "sar_threshold[3]" = "0x73"
203 register "sar_hysteresis" = "0"
204 register "sar_voltage" = "6"
205 register "sar_compare_time" = "1" # 1us
206 register "sar_sampling_time" = "1" # 4us
207 register "short_key_debounce" = "3" # 30ms
208 register "jack_insert_debounce" = "7" # 512ms
209 register "jack_eject_debounce" = "0"
210 device i2c 1a on end
211 end
212 chip drivers/i2c/generic
213 register "hid" = ""INT343B""
214 register "desc" = ""SSM4567 Left Speaker Amp""
215 register "uid" = "0"
216 register "device_present_gpio" = "GPP_E3"
217 device i2c 34 on end
218 end
219 chip drivers/i2c/generic
220 register "hid" = ""INT343B""
221 register "desc" = ""SSM4567 Right Speaker Amp""
222 register "uid" = "1"
223 register "device_present_gpio" = "GPP_E3"
224 device i2c 35 on end
225 end
Felix Singera0c3ba02023-11-12 18:18:51 +0000226 end
227 device ref pcie_rp1 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700228 chip drivers/wifi/generic
Duncan Laurie9482cf62016-06-22 11:31:51 -0700229 register "wake" = "GPE0_DW0_16"
230 device pci 00.0 on end
231 end
Felix Singera0c3ba02023-11-12 18:18:51 +0000232 end
233 device ref pcie_rp5 on end
234 device ref uart0 on end
235 device ref emmc on end
236 device ref sdxc on end
237 device ref lpc_espi on
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700238 chip drivers/pc80/tpm
239 device pnp 0c31.0 on end
240 end
Lee Leahyc4210412015-06-29 11:37:56 -0700241 chip ec/google/chromeec
242 device pnp 0c09.0 on end
243 end
Felix Singera0c3ba02023-11-12 18:18:51 +0000244 end
245 device ref hda on
Duncan Laurie9482cf62016-06-22 11:31:51 -0700246 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530247 register "hid" = ""MX98357A""
Furquan Shaikh028200f2016-10-04 10:53:32 -0700248 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E3)"
Duncan Laurie9482cf62016-06-22 11:31:51 -0700249 register "device_present_gpio" = "GPP_E3"
250 register "device_present_gpio_invert" = "1"
251 device generic 0 on end
252 end
Felix Singera0c3ba02023-11-12 18:18:51 +0000253 end
254 device ref smbus on end
255 device ref fast_spi on end
Lee Leahyc4210412015-06-29 11:37:56 -0700256 end
257end