blob: 17e8e2760682b0504187aa890783e65f3f749286 [file] [log] [blame]
Lee Leahyc4210412015-06-29 11:37:56 -07001chip soc/intel/skylake
2
Duncan Laurie1c2de9f2015-09-03 16:05:00 -07003 # Enable deep Sx states
Duncan Laurie1fe32d62017-04-10 21:02:13 -07004 register "deep_s5_enable_ac" = "1"
5 register "deep_s5_enable_dc" = "1"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -07006 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
7
8 # GPE configuration
9 # Note that GPE events called out in ASL code rely on this
10 # route. i.e. If this route changes then the affected GPE
11 # offset bits also need to be changed.
Duncan Lauried6a42f92015-09-08 16:28:21 -070012 register "gpe0_dw0" = "GPP_B"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070013 register "gpe0_dw1" = "GPP_D"
14 register "gpe0_dw2" = "GPP_E"
15
Subrata Banik89f6d602016-07-26 15:37:11 +053016 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070017 register "gen1_dec" = "0x00fc0801"
Subrata Banik89f6d602016-07-26 15:37:11 +053018 register "gen2_dec" = "0x000c0201"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070019
Subrata Banik2a696c02016-02-08 17:19:10 +053020 # Enable "Intel Speed Shift Technology"
21 register "speed_shift_enable" = "1"
22
Duncan Laurie74b964e2015-09-04 10:41:02 -070023 # Enable DPTF
24 register "dptf_enable" = "1"
25
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070026 # FSP Configuration
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070027 register "EnableAzalia" = "1"
28 register "DspEnable" = "1"
29 register "IoBufferOwnership" = "3"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070030 register "SmbusEnable" = "1"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070031 register "ScsEmmcEnabled" = "1"
32 register "ScsEmmcHs400Enabled" = "1"
33 register "ScsSdCardEnabled" = "2"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070034 register "InternalGfx" = "1"
35 register "SkipExtGfxScan" = "1"
36 register "Device4Enable" = "1"
Archana Patni30f53cd2015-11-11 01:30:41 +053037 register "HeciEnabled" = "0"
haridharf991bf02015-12-04 10:41:23 +053038 register "SaGv" = "3"
Archana Patni4af905a2015-12-19 00:10:17 +053039 register "PmTimerDisabled" = "1"
Rizwan Qureshifb879982015-11-19 16:06:28 +053040
Barnali Sarkar8f2f22d2016-08-03 12:15:22 +053041 register "pirqa_routing" = "PCH_IRQ11"
42 register "pirqb_routing" = "PCH_IRQ10"
43 register "pirqc_routing" = "PCH_IRQ11"
44 register "pirqd_routing" = "PCH_IRQ11"
45 register "pirqe_routing" = "PCH_IRQ11"
46 register "pirqf_routing" = "PCH_IRQ11"
47 register "pirqg_routing" = "PCH_IRQ11"
48 register "pirqh_routing" = "PCH_IRQ11"
49
Rizwan Qureshifb879982015-11-19 16:06:28 +053050 # Enabling SLP_S3#, SLP_S4#, SLP_SUS and SLP_A Stretch
51 # SLP_S3 Minimum Assertion Width. Values 0: 60us, 1: 1ms, 2: 50ms, 3: 2s
52 register "PmConfigSlpS3MinAssert" = "0x02"
53
54 # SLP_S4 Minimum Assertion Width. Values 0: default, 1: 1s, 2: 2s, 3: 3s, 4: 4s
55 register "PmConfigSlpS4MinAssert" = "0x04"
56
57 # SLP_SUS Minimum Assertion Width. Values 0: 0ms, 1: 500ms, 2: 1s, 3: 4s
58 register "PmConfigSlpSusMinAssert" = "0x03"
59
60 # SLP_A Minimum Assertion Width. Values 0: 0ms, 1: 4s, 2: 98ms, 3: 2s
61 register "PmConfigSlpAMinAssert" = "0x03"
62
63 # Determines if enable Serial IRQ. Values 0: Disabled, 1: Enabled
64 register "SerialIrqConfigSirqEnable" = "0x01"
Duncan Laurie1c2de9f2015-09-03 16:05:00 -070065
Rizwan Qureshi3fc42772015-11-20 11:47:40 +053066 # VR Settings Configuration for 5 Domains
67 #+----------------+-------+-------+-------------+-------------+-------+
68 #| Domain/Setting | SA | IA | Ring Sliced | GT Unsliced | GT |
69 #+----------------+-------+-------+-------------+-------------+-------+
70 #| Psi1Threshold | 20A | 20A | 20A | 20A | 20A |
71 #| Psi2Threshold | 4A | 5A | 5A | 5A | 5A |
72 #| Psi3Threshold | 1A | 1A | 1A | 1A | 1A |
73 #| Psi3Enable | 1 | 1 | 1 | 1 | 1 |
74 #| Psi4Enable | 1 | 1 | 1 | 1 | 1 |
75 #| ImonSlope | 0 | 0 | 0 | 0 | 0 |
76 #| ImonOffset | 0 | 0 | 0 | 0 | 0 |
77 #| IccMax | 7A | 34A | 34A | 35A | 35A |
78 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V | 1.52V |
79 #+----------------+-------+-------+-------------+-------------+-------+
80 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
81 .vr_config_enable = 1, \
82 .psi1threshold = 0x50, \
83 .psi2threshold = 0x10, \
84 .psi3threshold = 0x4, \
85 .psi3enable = 1, \
86 .psi4enable = 1, \
87 .imon_slope = 0x0, \
88 .imon_offset = 0x0, \
89 .icc_max = 0x1C, \
90 .voltage_limit = 0x5F0 \
91 }"
92
93 register "domain_vr_config[VR_IA_CORE]" = "{
94 .vr_config_enable = 1, \
95 .psi1threshold = 0x50, \
96 .psi2threshold = 0x14, \
97 .psi3threshold = 0x4, \
98 .psi3enable = 1, \
99 .psi4enable = 1, \
100 .imon_slope = 0x0, \
101 .imon_offset = 0x0, \
102 .icc_max = 0x88, \
103 .voltage_limit = 0x5F0 \
104 }"
105 register "domain_vr_config[VR_RING]" = "{
106 .vr_config_enable = 1, \
107 .psi1threshold = 0x50, \
108 .psi2threshold = 0x14, \
109 .psi3threshold = 0x4, \
110 .psi3enable = 1, \
111 .psi4enable = 1, \
112 .imon_slope = 0x0, \
113 .imon_offset = 0x0, \
114 .icc_max = 0x88, \
115 .voltage_limit = 0x5F0, \
116 }"
117
118 register "domain_vr_config[VR_GT_UNSLICED]" = "{
119 .vr_config_enable = 1, \
120 .psi1threshold = 0x50, \
121 .psi2threshold = 0x14, \
122 .psi3threshold = 0x4, \
123 .psi3enable = 1, \
124 .psi4enable = 1, \
125 .imon_slope = 0x0, \
126 .imon_offset = 0x0, \
127 .icc_max = 0x8C ,\
128 .voltage_limit = 0x5F0 \
129 }"
130
131 register "domain_vr_config[VR_GT_SLICED]" = "{
132 .vr_config_enable = 1, \
133 .psi1threshold = 0x50, \
134 .psi2threshold = 0x14, \
135 .psi3threshold = 0x4, \
136 .psi3enable = 1, \
137 .psi4enable = 1, \
138 .imon_slope = 0x0, \
139 .imon_offset = 0x0, \
140 .icc_max = 0x8C, \
141 .voltage_limit = 0x5F0 \
142 }"
143
Rizwan Qureshifefce182015-11-19 16:30:18 +0530144 register "FspSkipMpInit" = "1"
145
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700146 # Enable Root port 1 and 5.
147 register "PcieRpEnable[0]" = "1"
148 register "PcieRpEnable[4]" = "1"
149 # Enable CLKREQ#
150 register "PcieRpClkReqSupport[0]" = "1"
151 register "PcieRpClkReqSupport[4]" = "1"
152 # RP 1 uses SRCCLKREQ1# while RP 5 uses SRCCLKREQ2#
153 register "PcieRpClkReqNumber[0]" = "1"
154 register "PcieRpClkReqNumber[4]" = "2"
Lee Leahyc4210412015-06-29 11:37:56 -0700155
Subrata Banik2c3054c2016-11-22 20:21:49 +0530156 register "usb2_ports[0]" = "USB2_PORT_TYPE_C(OC0)" # Type-C Port 1
157 register "usb2_ports[1]" = "USB2_PORT_TYPE_C(OC1)" # Type-C Port 2
158 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
159 register "usb2_ports[4]" = "USB2_PORT_MID(OC2)" # Type-A Port (card)
160 register "usb2_ports[6]" = "USB2_PORT_FLEX(OC_SKIP)" # Camera
161 register "usb2_ports[8]" = "USB2_PORT_LONG(OC3)" # Type-A Port (board)
Duncan Laurie2b9595a2015-08-28 17:48:11 -0700162
Subrata Banik2c3054c2016-11-22 20:21:49 +0530163 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
164 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
165 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port (card)
166 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Port (board)
Duncan Lauriec8d45ac2016-06-06 17:21:00 -0700167
Aaron Durbined14a4e2016-11-09 17:04:15 -0600168 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8" # I2C4 is 1.8V
Rizwan Qureshi9cd8e5a2015-10-05 19:13:01 +0530169
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700170 # Must leave UART0 enabled or SD/eMMC will not work as PCI
171 register "SerialIoDevMode" = "{ \
172 [PchSerialIoIndexI2C0] = PchSerialIoPci, \
173 [PchSerialIoIndexI2C1] = PchSerialIoPci, \
174 [PchSerialIoIndexI2C2] = PchSerialIoDisabled, \
175 [PchSerialIoIndexI2C3] = PchSerialIoDisabled, \
176 [PchSerialIoIndexI2C4] = PchSerialIoPci, \
177 [PchSerialIoIndexI2C5] = PchSerialIoDisabled, \
178 [PchSerialIoIndexSpi0] = PchSerialIoDisabled, \
179 [PchSerialIoIndexSpi1] = PchSerialIoDisabled, \
180 [PchSerialIoIndexUart0] = PchSerialIoPci, \
181 [PchSerialIoIndexUart1] = PchSerialIoDisabled, \
Rizwan Qureshi9cd8e5a2015-10-05 19:13:01 +0530182 [PchSerialIoIndexUart2] = PchSerialIoSkipInit, \
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700183 }"
Lee Leahyc4210412015-06-29 11:37:56 -0700184
pchandrif28929d2016-01-19 10:49:51 -0800185 # PL2 override 25W
186 register "tdp_pl2_override" = "25"
187
Subrata Banik9a8b67d2016-04-20 14:19:53 +0530188 # Send an extra VR mailbox command for the PS4 exit issue
189 register "SendVrMbxCmd" = "2"
190
Rizwan Qureshi5ff73902016-08-24 20:50:54 +0530191 # Enable/Disable VMX feature
192 register "VmxEnable" = "0"
193
Duncan Laurie9482cf62016-06-22 11:31:51 -0700194 # Use default SD card detect GPIO configuration
195 register "sdcard_cd_gpio_default" = "GPP_A7"
196
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700197 device cpu_cluster 0 on
Lee Leahyc4210412015-06-29 11:37:56 -0700198 device lapic 0 on end
199 end
200 device domain 0 on
Lee Leahyc4210412015-06-29 11:37:56 -0700201 device pci 00.0 on end # Host Bridge
202 device pci 02.0 on end # Integrated Graphics Device
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700203 device pci 14.0 on end # USB xHCI
204 device pci 14.1 off end # USB xDCI (OTG)
Lee Leahyc4210412015-06-29 11:37:56 -0700205 device pci 14.2 on end # Thermal Subsystem
Duncan Laurie9482cf62016-06-22 11:31:51 -0700206 device pci 15.0 on
207 chip drivers/i2c/generic
208 register "hid" = ""ELAN0001""
209 register "desc" = ""ELAN Touchscreen""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800210 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
Duncan Laurie9482cf62016-06-22 11:31:51 -0700211 device i2c 10 on end
212 end
213 end # I2C #0
214 device pci 15.1 on
215 chip drivers/i2c/generic
216 register "hid" = ""ELAN0000""
217 register "desc" = ""ELAN Touchpad""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800218 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)"
Duncan Laurie9482cf62016-06-22 11:31:51 -0700219 register "wake" = "GPE0_DW0_05"
220 device i2c 15 on end
221 end
222 end # I2C #1
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700223 device pci 15.2 off end # I2C #2
224 device pci 15.3 off end # I2C #3
Lee Leahyc4210412015-06-29 11:37:56 -0700225 device pci 16.0 on end # Management Engine Interface 1
226 device pci 16.1 off end # Management Engine Interface 2
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700227 device pci 16.2 off end # Management Engine IDE-R
228 device pci 16.3 off end # Management Engine KT Redirection
229 device pci 16.4 off end # Management Engine Interface 3
230 device pci 17.0 off end # SATA
231 device pci 19.0 on end # UART #2
232 device pci 19.1 off end # I2C #5
Duncan Laurie9482cf62016-06-22 11:31:51 -0700233 device pci 19.2 on
234 chip drivers/i2c/nau8825
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800235 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F10_IRQ)"
Duncan Laurie9482cf62016-06-22 11:31:51 -0700236 register "jkdet_enable" = "1"
237 register "jkdet_pull_enable" = "1"
238 register "jkdet_pull_up" = "1"
239 register "jkdet_polarity" = "1" # ActiveLow
240 register "vref_impedance" = "2" # 125kOhm
241 register "micbias_voltage" = "6" # 2.754
242 register "sar_threshold_num" = "4"
243 register "sar_threshold[0]" = "0x08"
244 register "sar_threshold[1]" = "0x12"
245 register "sar_threshold[2]" = "0x26"
246 register "sar_threshold[3]" = "0x73"
247 register "sar_hysteresis" = "0"
248 register "sar_voltage" = "6"
249 register "sar_compare_time" = "1" # 1us
250 register "sar_sampling_time" = "1" # 4us
251 register "short_key_debounce" = "3" # 30ms
252 register "jack_insert_debounce" = "7" # 512ms
253 register "jack_eject_debounce" = "0"
254 device i2c 1a on end
255 end
256 chip drivers/i2c/generic
257 register "hid" = ""INT343B""
258 register "desc" = ""SSM4567 Left Speaker Amp""
259 register "uid" = "0"
260 register "device_present_gpio" = "GPP_E3"
261 device i2c 34 on end
262 end
263 chip drivers/i2c/generic
264 register "hid" = ""INT343B""
265 register "desc" = ""SSM4567 Right Speaker Amp""
266 register "uid" = "1"
267 register "device_present_gpio" = "GPP_E3"
268 device i2c 35 on end
269 end
270 end # I2C #4
271 device pci 1c.0 on
272 chip drivers/intel/wifi
273 register "wake" = "GPE0_DW0_16"
274 device pci 00.0 on end
275 end
276 end # PCI Express Port 1
Lee Leahyc4210412015-06-29 11:37:56 -0700277 device pci 1c.1 off end # PCI Express Port 2
278 device pci 1c.2 off end # PCI Express Port 3
279 device pci 1c.3 off end # PCI Express Port 4
Pratik Prajapatif1acb9b2015-08-13 15:21:37 -0700280 device pci 1c.4 on end # PCI Express Port 5
Lee Leahyc4210412015-06-29 11:37:56 -0700281 device pci 1c.5 off end # PCI Express Port 6
282 device pci 1c.6 off end # PCI Express Port 7
283 device pci 1c.7 off end # PCI Express Port 8
Pratik Prajapatif1acb9b2015-08-13 15:21:37 -0700284 device pci 1d.0 off end # PCI Express Port 9
Lee Leahyc4210412015-06-29 11:37:56 -0700285 device pci 1d.1 off end # PCI Express Port 10
286 device pci 1d.2 off end # PCI Express Port 11
287 device pci 1d.3 off end # PCI Express Port 12
288 device pci 1e.0 on end # UART #0
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700289 device pci 1e.1 off end # UART #1
290 device pci 1e.2 off end # GSPI #0
291 device pci 1e.3 off end # GSPI #1
Lee Leahyc4210412015-06-29 11:37:56 -0700292 device pci 1e.4 on end # eMMC
293 device pci 1e.5 off end # SDIO
294 device pci 1e.6 on end # SDCard
295 device pci 1f.0 on
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700296 chip drivers/pc80/tpm
297 device pnp 0c31.0 on end
298 end
Lee Leahyc4210412015-06-29 11:37:56 -0700299 chip ec/google/chromeec
300 device pnp 0c09.0 on end
301 end
302 end # LPC Interface
Archana Patni30f53cd2015-11-11 01:30:41 +0530303 device pci 1f.1 on end # P2SB
Naveen Krishna Chatradhi133dcd32015-07-10 16:00:51 +0530304 device pci 1f.2 on end # Power Management Controller
Duncan Laurie9482cf62016-06-22 11:31:51 -0700305 device pci 1f.3 on
306 chip drivers/generic/max98357a
Furquan Shaikh028200f2016-10-04 10:53:32 -0700307 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E3)"
Duncan Laurie9482cf62016-06-22 11:31:51 -0700308 register "device_present_gpio" = "GPP_E3"
309 register "device_present_gpio_invert" = "1"
310 device generic 0 on end
311 end
312 end # Intel HDA
Duncan Laurie1c2de9f2015-09-03 16:05:00 -0700313 device pci 1f.4 on end # SMBus
314 device pci 1f.5 on end # PCH SPI
315 device pci 1f.6 off end # GbE
Lee Leahyc4210412015-06-29 11:37:56 -0700316 end
317end