blob: b8455fe9e94934fff1f4010a0999f5187ac0a04c [file] [log] [blame]
Shelley Chen243dc392017-03-15 15:25:48 -07001chip soc/intel/skylake
2
Nico Huber55c57772018-12-16 03:39:35 +01003 register "gpu_pp_up_delay_ms" = "200"
4 register "gpu_pp_down_delay_ms" = " 50"
5 register "gpu_pp_cycle_delay_ms" = "500"
6 register "gpu_pp_backlight_on_delay_ms" = " 1"
7 register "gpu_pp_backlight_off_delay_ms" = "200"
8
9 register "gpu_pch_backlight_pwm_hz" = "200"
10
Shelley Chen243dc392017-03-15 15:25:48 -070011 # Deep Sx states
Duncan Laurie1fe32d62017-04-10 21:02:13 -070012 register "deep_s3_enable_ac" = "0"
13 register "deep_s3_enable_dc" = "0"
14 register "deep_s5_enable_ac" = "1"
15 register "deep_s5_enable_dc" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -070016 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN"
17
Matt DeVillier89393d62019-01-05 02:16:39 -060018 register "eist_enable" = "1"
19
Shelley Chenda6e4f62017-06-29 16:13:33 -070020 # Mapping of USB port # to device
21 #+----------------+-------+-----------------------------------+
22 #| Device | Port# | Rev |
23 #+----------------+-------+-----------------------------------+
24 #| USB C | 1 | 2/3 |
25 #| USB A Rear | 2 | 2/3 |
26 #| USB A Front | 3 | 2/3 |
27 #| USB A Front | 4 | 2/3 |
28 #| USB A Rear | 5 | 2 on base celeron, 2/3 all others |
29 #| USB A Rear | 6 | 2 on base celeron, 2/3 all others |
30 #| Bluetooth | 7 | |
31 #| Daughter Board | 8 | |
32 #+----------------+-------+-----------------------------------+
33
34 # Bitmap for Wake Enable on USB attach/detach
35 register "usb2_wake_enable_bitmap" = "USB_PORT_WAKE_ENABLE(2) | \
36 USB_PORT_WAKE_ENABLE(3) | \
37 USB_PORT_WAKE_ENABLE(4) | \
38 USB_PORT_WAKE_ENABLE(5) | \
39 USB_PORT_WAKE_ENABLE(6)"
40 register "usb3_wake_enable_bitmap" = "USB_PORT_WAKE_ENABLE(2) | \
41 USB_PORT_WAKE_ENABLE(3) | \
42 USB_PORT_WAKE_ENABLE(4) | \
43 USB_PORT_WAKE_ENABLE(5) | \
44 USB_PORT_WAKE_ENABLE(6)"
45
Shelley Chen243dc392017-03-15 15:25:48 -070046 # GPE configuration
47 # Note that GPE events called out in ASL code rely on this
48 # route. i.e. If this route changes then the affected GPE
49 # offset bits also need to be changed.
50 register "gpe0_dw0" = "GPP_B"
51 register "gpe0_dw1" = "GPP_D"
52 register "gpe0_dw2" = "GPP_E"
53
54 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
55 register "gen1_dec" = "0x00fc0801"
56 register "gen2_dec" = "0x000c0201"
57 # EC memory map range is 0x900-0x9ff
58 register "gen3_dec" = "0x00fc0901"
59
Tsai, Gaggeryb2a3ac42017-08-22 10:55:13 +080060 # Enable DPTF
61 register "dptf_enable" = "1"
62
Shelley Chen6dd9e592017-12-20 10:43:25 -080063 # Enable S0ix
64 register "s0ix_enable" = "1"
65
Shelley Chen243dc392017-03-15 15:25:48 -070066 # FSP Configuration
67 register "ProbelessTrace" = "0"
Kane Chene13a2692018-01-09 09:52:37 +080068 register "EnableLan" = "0"
Shelley Chenc5168832017-03-21 15:04:04 -070069 register "EnableSata" = "1"
Kevin Chiua63f4c42018-01-08 09:54:08 +080070 register "SataSalpSupport" = "0"
Kane Chen91ea9f02017-12-13 11:35:54 +080071 register "SataMode" = "0"
David Wu0f829052017-12-11 14:08:11 +080072 register "SataPortsEnable[0]" = "1"
Shelley Chene8365aa2017-04-24 13:11:43 -070073 register "SataPortsEnable[1]" = "1"
Gaggery Tsaibc37c672017-09-29 13:40:04 +080074 register "SataPortsDevSlp[1]" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -070075 register "EnableAzalia" = "1"
76 register "DspEnable" = "1"
77 register "IoBufferOwnership" = "3"
78 register "EnableTraceHub" = "0"
Shelley Chen243dc392017-03-15 15:25:48 -070079 register "SsicPortEnable" = "0"
80 register "SmbusEnable" = "1"
81 register "Cio2Enable" = "0"
Shelley Chenc5168832017-03-21 15:04:04 -070082 register "ScsEmmcEnabled" = "0"
83 register "ScsEmmcHs400Enabled" = "0"
Shelley Chen243dc392017-03-15 15:25:48 -070084 register "ScsSdCardEnabled" = "2"
Shelley Chen243dc392017-03-15 15:25:48 -070085 register "PttSwitch" = "0"
Shelley Chen243dc392017-03-15 15:25:48 -070086 register "SkipExtGfxScan" = "1"
87 register "Device4Enable" = "1"
88 register "HeciEnabled" = "0"
Shelley Chen243dc392017-03-15 15:25:48 -070089 register "SaGv" = "3"
Shelley Chen243dc392017-03-15 15:25:48 -070090 register "PmConfigSlpS3MinAssert" = "2" # 50ms
91 register "PmConfigSlpS4MinAssert" = "1" # 1s
92 register "PmConfigSlpSusMinAssert" = "1" # 500ms
93 register "PmConfigSlpAMinAssert" = "3" # 2s
94 register "PmTimerDisabled" = "1"
95 register "SendVrMbxCmd" = "1" # IMVP8 workaround
96
Rizwan Qureshibbff1572017-12-07 02:10:06 +053097 # Intersil VR c-state issue workaround
98 # send VR mailbox command for IA/GT/SA rails
99 register "IslVrCmd" = "2"
100
Shelley Chen243dc392017-03-15 15:25:48 -0700101 register "pirqa_routing" = "PCH_IRQ11"
102 register "pirqb_routing" = "PCH_IRQ10"
103 register "pirqc_routing" = "PCH_IRQ11"
104 register "pirqd_routing" = "PCH_IRQ11"
105 register "pirqe_routing" = "PCH_IRQ11"
106 register "pirqf_routing" = "PCH_IRQ11"
107 register "pirqg_routing" = "PCH_IRQ11"
108 register "pirqh_routing" = "PCH_IRQ11"
109
110 # VR Settings Configuration for 4 Domains
111 #+----------------+-------+-------+-------+-------+
112 #| Domain/Setting | SA | IA | GTUS | GTS |
113 #+----------------+-------+-------+-------+-------+
114 #| Psi1Threshold | 20A | 20A | 20A | 20A |
115 #| Psi2Threshold | 4A | 5A | 5A | 5A |
116 #| Psi3Threshold | 1A | 1A | 1A | 1A |
117 #| Psi3Enable | 1 | 1 | 1 | 1 |
118 #| Psi4Enable | 1 | 1 | 1 | 1 |
119 #| ImonSlope | 0 | 0 | 0 | 0 |
120 #| ImonOffset | 0 | 0 | 0 | 0 |
121 #| IccMax | 7A | 34A | 35A | 35A |
122 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Gaggery Tsai63278ab2018-01-22 11:17:28 +0800123 #| AcLoadline(ohm)| 10.3m | 2.4m | 3.1m | 3.1m |
124 #| DcLoadline(ohm)| 10.3m | 2.4m | 3.1m | 3.1m |
Shelley Chen243dc392017-03-15 15:25:48 -0700125 #+----------------+-------+-------+-------+-------+
Gaggery Tsai2ce90902018-01-15 22:48:18 +0800126 #Note: IccMax settings are moved to SoC code
Shelley Chen243dc392017-03-15 15:25:48 -0700127 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
128 .vr_config_enable = 1,
129 .psi1threshold = VR_CFG_AMP(20),
130 .psi2threshold = VR_CFG_AMP(4),
131 .psi3threshold = VR_CFG_AMP(1),
132 .psi3enable = 1,
133 .psi4enable = 1,
134 .imon_slope = 0x0,
135 .imon_offset = 0x0,
Shelley Chen243dc392017-03-15 15:25:48 -0700136 .voltage_limit = 1520,
Gaggery Tsai63278ab2018-01-22 11:17:28 +0800137 .ac_loadline = 1030,
138 .dc_loadline = 1030,
Shelley Chen243dc392017-03-15 15:25:48 -0700139 }"
140
141 register "domain_vr_config[VR_IA_CORE]" = "{
142 .vr_config_enable = 1,
143 .psi1threshold = VR_CFG_AMP(20),
144 .psi2threshold = VR_CFG_AMP(5),
145 .psi3threshold = VR_CFG_AMP(1),
146 .psi3enable = 1,
147 .psi4enable = 1,
148 .imon_slope = 0x0,
149 .imon_offset = 0x0,
Shelley Chen243dc392017-03-15 15:25:48 -0700150 .voltage_limit = 1520,
Gaggery Tsai63278ab2018-01-22 11:17:28 +0800151 .ac_loadline = 240,
152 .dc_loadline = 240,
Shelley Chen243dc392017-03-15 15:25:48 -0700153 }"
154
155 register "domain_vr_config[VR_GT_UNSLICED]" = "{
156 .vr_config_enable = 1,
157 .psi1threshold = VR_CFG_AMP(20),
158 .psi2threshold = VR_CFG_AMP(5),
159 .psi3threshold = VR_CFG_AMP(1),
160 .psi3enable = 1,
161 .psi4enable = 1,
162 .imon_slope = 0x0,
163 .imon_offset = 0x0,
Shelley Chen243dc392017-03-15 15:25:48 -0700164 .voltage_limit = 1520,
Gaggery Tsai63278ab2018-01-22 11:17:28 +0800165 .ac_loadline = 310,
166 .dc_loadline = 310,
Shelley Chen243dc392017-03-15 15:25:48 -0700167 }"
168
169 register "domain_vr_config[VR_GT_SLICED]" = "{
170 .vr_config_enable = 1,
171 .psi1threshold = VR_CFG_AMP(20),
172 .psi2threshold = VR_CFG_AMP(5),
173 .psi3threshold = VR_CFG_AMP(1),
174 .psi3enable = 1,
175 .psi4enable = 1,
176 .imon_slope = 0x0,
177 .imon_offset = 0x0,
Shelley Chen243dc392017-03-15 15:25:48 -0700178 .voltage_limit = 1520,
Gaggery Tsai63278ab2018-01-22 11:17:28 +0800179 .ac_loadline = 310,
180 .dc_loadline = 310,
Shelley Chen243dc392017-03-15 15:25:48 -0700181 }"
182
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530183 # Enable Root port 3(x1) for LAN.
184 register "PcieRpEnable[2]" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -0700185 # Enable CLKREQ#
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530186 register "PcieRpClkReqSupport[2]" = "1"
187 # RP 3 uses SRCCLKREQ0#
188 register "PcieRpClkReqNumber[2]" = "0"
Kane Chen6708d3a2017-10-11 12:39:46 +0800189 # RP 3, Enable Advanced Error Reporting
190 register "PcieRpAdvancedErrorReporting[2]" = "1"
191 # RP 3, Enable Latency Tolerance Reporting Mechanism
192 register "PcieRpLtrEnable[2]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530193 # RP 3 uses uses CLK SRC 0
194 register "PcieRpClkSrcNumber[2]" = "0"
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530195
196 # Enable Root port 4(x1) for WLAN.
197 register "PcieRpEnable[3]" = "1"
198 # Enable CLKREQ#
199 register "PcieRpClkReqSupport[3]" = "1"
200 # RP 4 uses SRCCLKREQ5#
201 register "PcieRpClkReqNumber[3]" = "5"
Kane Chen6708d3a2017-10-11 12:39:46 +0800202 # RP 4, Enable Advanced Error Reporting
203 register "PcieRpAdvancedErrorReporting[3]" = "1"
204 # RP 4, Enable Latency Tolerance Reporting Mechanism
205 register "PcieRpLtrEnable[3]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530206 # RP 4 uses uses CLK SRC 5
207 register "PcieRpClkSrcNumber[3]" = "5"
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530208
209 # Enable Root port 5(x4) for NVMe.
210 register "PcieRpEnable[4]" = "1"
211 # Enable CLKREQ#
212 register "PcieRpClkReqSupport[4]" = "1"
213 # RP 5 uses SRCCLKREQ1#
214 register "PcieRpClkReqNumber[4]" = "1"
Kane Chen6708d3a2017-10-11 12:39:46 +0800215 # RP 5, Enable Advanced Error Reporting
216 register "PcieRpAdvancedErrorReporting[4]" = "1"
217 # RP 5, Enable Latency Tolerance Reporting Mechanism
218 register "PcieRpLtrEnable[4]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530219 # RP 5 uses CLK SRC 1
220 register "PcieRpClkSrcNumber[4]" = "1"
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530221
222 # Enable Root port 9 for BtoB.
223 register "PcieRpEnable[8]" = "1"
224 # Enable CLKREQ#
225 register "PcieRpClkReqSupport[8]" = "1"
226 # RP 9 uses SRCCLKREQ2#
227 register "PcieRpClkReqNumber[8]" = "2"
Kane Chen6708d3a2017-10-11 12:39:46 +0800228 # RP 9, Enable Advanced Error Reporting
229 register "PcieRpAdvancedErrorReporting[8]" = "1"
230 # RP 9, Enable Latency Tolerance Reporting Mechanism
231 register "PcieRpLtrEnable[8]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530232 # RP 9 uses uses CLK SRC 2
233 register "PcieRpClkSrcNumber[8]" = "2"
Shelley Chen243dc392017-03-15 15:25:48 -0700234
Zhongze Hu12f656c2018-02-16 00:53:02 -0800235 # Enable Root port 11 for BtoB.
236 register "PcieRpEnable[10]" = "1"
237 # Enable CLKREQ#
238 register "PcieRpClkReqSupport[10]" = "1"
239 # RP 11 uses SRCCLKREQ2#
240 register "PcieRpClkReqNumber[10]" = "2"
241 # RP 11, Enable Advanced Error Reporting
242 register "PcieRpAdvancedErrorReporting[10]" = "1"
243 # RP 11, Enable Latency Tolerance Reporting Mechanism
244 register "PcieRpLtrEnable[10]" = "1"
245 # RP 11 uses uses CLK SRC 2
246 register "PcieRpClkSrcNumber[10]" = "2"
247
248 # Enable Root port 12 for BtoB.
249 register "PcieRpEnable[11]" = "1"
250 # Enable CLKREQ#
251 register "PcieRpClkReqSupport[11]" = "1"
252 # RP 12 uses SRCCLKREQ2#
253 register "PcieRpClkReqNumber[11]" = "2"
254 # RP 12, Enable Advanced Error Reporting
255 register "PcieRpAdvancedErrorReporting[11]" = "1"
256 # RP 12, Enable Latency Tolerance Reporting Mechanism
257 register "PcieRpLtrEnable[11]" = "1"
258 # RP 12 uses uses CLK SRC 2
259 register "PcieRpClkSrcNumber[11]" = "2"
260
Shelley Chenc5168832017-03-21 15:04:04 -0700261 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C
262 register "usb2_ports[1]" = "USB2_PORT_MID(OC3)" # Type-A Rear
263 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Front
264 register "usb2_ports[3]" = "USB2_PORT_MID(OC2)" # Type-A Front
265 register "usb2_ports[4]" = "USB2_PORT_MID(OC1)" # Type-A Rear
266 register "usb2_ports[5]" = "USB2_PORT_MID(OC1)" # Type-A Rear
267 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
268 register "usb2_ports[7]" = "USB2_PORT_MID(OC_SKIP)" # Type-A 2.0 / Debug
269 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # H1 (disconnected)
Shelley Chen243dc392017-03-15 15:25:48 -0700270
Shelley Chenc5168832017-03-21 15:04:04 -0700271 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C
272 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Rear
273 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Front
274 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Front
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530275 register "usb3_ports[4]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Rear
276 register "usb3_ports[5]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Rear
Shelley Chen243dc392017-03-15 15:25:48 -0700277
Shelley Chenc5168832017-03-21 15:04:04 -0700278 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3" # HDMI CEC
279 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3" # TPM
280 register "i2c_voltage[2]" = "I2C_VOLTAGE_3V3" # Debug
Shelley Chen243dc392017-03-15 15:25:48 -0700281 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8" # Audio
282
Subrata Banikc4986eb2018-05-09 14:55:09 +0530283 # Intel Common SoC Config
284 #+-------------------+---------------------------+
285 #| Field | Value |
286 #+-------------------+---------------------------+
287 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
288 #| GSPI0 | cr50 TPM. Early init is |
289 #| | required to set up a BAR |
290 #| | for TPM communication |
291 #| | before memory is up |
292 #| I2C5 | Audio |
293 #+-------------------+---------------------------+
Shelley Chen5aa64b92017-06-09 13:05:29 -0700294
Subrata Banikc4986eb2018-05-09 14:55:09 +0530295 register "common_soc_config" = "{
296 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
297 .gspi[0] = {
298 .speed_mhz = 1,
299 .early_init = 1,
300 },
301 .i2c[5] = {
Shelley Chen8bd8cd32018-01-22 10:26:31 -0800302 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530303 .speed_config[0] = {
304 .speed = I2C_SPEED_FAST,
305 .scl_lcnt = 194,
306 .scl_hcnt = 100,
307 .sda_hold = 36,
308 },
Shelley Chen8bd8cd32018-01-22 10:26:31 -0800309 },
310 }"
311
Shelley Chen243dc392017-03-15 15:25:48 -0700312 # Must leave UART0 enabled or SD/eMMC will not work as PCI
313 register "SerialIoDevMode" = "{
Zhongze Hu1fa724b2018-03-16 17:11:07 -0700314 [PchSerialIoIndexI2C0] = PchSerialIoPci,
Shelley Chen5537f022017-11-22 16:55:27 -0800315 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
Zhongze Hu1fa724b2018-03-16 17:11:07 -0700316 [PchSerialIoIndexI2C2] = PchSerialIoPci,
Shelley Chenc5168832017-03-21 15:04:04 -0700317 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
318 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
Shelley Chen243dc392017-03-15 15:25:48 -0700319 [PchSerialIoIndexI2C5] = PchSerialIoPci,
320 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Shelley Chenc5168832017-03-21 15:04:04 -0700321 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Duncan Laurie3879ef42018-03-02 14:39:47 -0800322 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Shelley Chen243dc392017-03-15 15:25:48 -0700323 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
324 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
325 }"
326
327 register "speed_shift_enable" = "1"
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530328 register "power_limits_config" = "{
329 .tdp_psyspl2 = 90,
330 .psys_pmax = 120,
331 }"
Kevin Chiu09f8a832018-01-08 11:50:59 +0800332 register "tcc_offset" = "6" # TCC of 94C
Shelley Chen243dc392017-03-15 15:25:48 -0700333
Shelley Chen243dc392017-03-15 15:25:48 -0700334 device cpu_cluster 0 on
335 device lapic 0 on end
336 end
337 device domain 0 on
338 device pci 00.0 on end # Host Bridge
339 device pci 02.0 on end # Integrated Graphics Device
Emil Lundmark2ad7ea02018-05-22 19:32:35 +0200340 device pci 14.0 on
341 chip drivers/usb/acpi
342 register "desc" = ""Root Hub""
343 register "type" = "UPC_TYPE_HUB"
344 device usb 0.0 on
345 chip drivers/usb/acpi
346 register "desc" = ""USB2 Type-C Rear""
347 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
348 device usb 2.0 on end
349 end
350 chip drivers/usb/acpi
351 register "desc" = ""USB2 Type-A Rear Left""
352 register "type" = "UPC_TYPE_A"
353 device usb 2.1 on end
354 end
355 chip drivers/usb/acpi
Emil Lundmark2ad7ea02018-05-22 19:32:35 +0200356 register "desc" = ""USB2 Type-A Rear Right""
357 register "type" = "UPC_TYPE_A"
358 device usb 2.4 on end
359 end
360 chip drivers/usb/acpi
361 register "desc" = ""USB2 Type-A Rear Middle""
362 register "type" = "UPC_TYPE_A"
363 device usb 2.5 on end
364 end
365 chip drivers/usb/acpi
366 register "desc" = ""USB2 Bluetooth""
367 register "type" = "UPC_TYPE_INTERNAL"
368 device usb 2.6 on end
369 end
370 chip drivers/usb/acpi
371 register "desc" = ""USB3 Type-C Rear""
372 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
373 device usb 3.0 on end
374 end
375 chip drivers/usb/acpi
376 register "desc" = ""USB3 Type-A Rear Left""
377 register "type" = "UPC_TYPE_USB3_A"
378 device usb 3.1 on end
379 end
380 chip drivers/usb/acpi
Emil Lundmark2ad7ea02018-05-22 19:32:35 +0200381 register "desc" = ""USB3 Type-A Rear Right""
382 register "type" = "UPC_TYPE_USB3_A"
383 device usb 3.4 on end
384 end
385 chip drivers/usb/acpi
386 register "desc" = ""USB3 Type-A Rear Middle""
387 register "type" = "UPC_TYPE_USB3_A"
388 device usb 3.5 on end
389 end
390 end
391 end
392 end # USB xHCI
Shelley Chen243dc392017-03-15 15:25:48 -0700393 device pci 14.1 off end # USB xDCI (OTG)
394 device pci 14.2 on end # Thermal Subsystem
Zhongze Hu1fa724b2018-03-16 17:11:07 -0700395 device pci 15.0 on end # I2C #0
Shelley Chen5537f022017-11-22 16:55:27 -0800396 device pci 15.1 off end # I2C #1
Zhongze Hu1fa724b2018-03-16 17:11:07 -0700397 device pci 15.2 on end # I2C #2
Shelley Chen5537f022017-11-22 16:55:27 -0800398 device pci 15.3 off end # I2C #3
Shelley Chen243dc392017-03-15 15:25:48 -0700399 device pci 16.0 on end # Management Engine Interface 1
400 device pci 16.1 off end # Management Engine Interface 2
401 device pci 16.2 off end # Management Engine IDE-R
402 device pci 16.3 off end # Management Engine KT Redirection
403 device pci 16.4 off end # Management Engine Interface 3
Shelley Chenc5168832017-03-21 15:04:04 -0700404 device pci 17.0 on end # SATA
Shelley Chen243dc392017-03-15 15:25:48 -0700405 device pci 19.0 on end # UART #2
Furquan Shaikhb87ad062018-10-23 08:03:06 -0700406 device pci 19.1 on end # I2C #5
Shelley Chenc5168832017-03-21 15:04:04 -0700407 device pci 19.2 off end # I2C #4
Matt DeVillierf061a732018-06-11 01:19:45 -0500408 device pci 1c.0 on end # PCI Express Port 1
409 device pci 1c.1 off end # PCI Express Port 2
410 # PCI Express Port 3 for LAN, will be swapped to port 1 by FSP
411 device pci 1c.2 on
Gaggery Tsai2ecf3f82017-11-02 09:58:06 +0800412 chip drivers/net
Gaggery Tsaid7de7bc2017-12-20 13:12:57 +0800413 register "customized_leds" = "0x0fa5"
Gaggery Tsai61c817d2017-11-23 13:23:57 +0800414 register "wake" = "GPE0_PCI_EXP"
Gaggery Tsai2ecf3f82017-11-02 09:58:06 +0800415 device pci 00.0 on end
Edward O'Callaghan0e138062020-03-23 13:06:42 +1100416 register "device_index" = "0"
Gaggery Tsai2ecf3f82017-11-02 09:58:06 +0800417 end
Matt DeVillierf061a732018-06-11 01:19:45 -0500418 end # PCI Express Port 3
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530419 device pci 1c.3 on
Shelley Chen243dc392017-03-15 15:25:48 -0700420 chip drivers/intel/wifi
421 register "wake" = "GPE0_PCI_EXP"
422 device pci 00.0 on end
423 end
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530424 end # PCI Express Port 4 for WLAN
425 device pci 1c.4 on end # PCI Express Port 5 for NVMe
Shelley Chen243dc392017-03-15 15:25:48 -0700426 device pci 1c.5 off end # PCI Express Port 6
427 device pci 1c.6 off end # PCI Express Port 7
428 device pci 1c.7 off end # PCI Express Port 8
David Wu5f7fa722017-12-11 14:40:36 +0800429 device pci 1d.0 on # PCI Express Port 9 for 2nd LAN
430 chip drivers/net
Gaggery Tsaid7de7bc2017-12-20 13:12:57 +0800431 register "customized_leds" = "0x0fa5"
Edward O'Callaghan0e138062020-03-23 13:06:42 +1100432 register "device_index" = "1"
David Wu5f7fa722017-12-11 14:40:36 +0800433 device pci 00.0 on end
434 end
435 end # PCI Express Port 9 for BtoB
Shelley Chen243dc392017-03-15 15:25:48 -0700436 device pci 1d.1 off end # PCI Express Port 10
Zhongze Hu12f656c2018-02-16 00:53:02 -0800437 device pci 1d.2 on end # PCI Express Port 11
438 device pci 1d.3 on end # PCI Express Port 12
Shelley Chen243dc392017-03-15 15:25:48 -0700439 device pci 1e.0 on end # UART #0
440 device pci 1e.1 off end # UART #1
Shelley Chen5aa64b92017-06-09 13:05:29 -0700441 device pci 1e.2 on
442 chip drivers/spi/acpi
443 register "hid" = "ACPI_DT_NAMESPACE_HID"
444 register "compat_string" = ""google,cr50""
445 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
446 device spi 0 on end
447 end
448 end # GSPI #0
Shelley Chenc5168832017-03-21 15:04:04 -0700449 device pci 1e.3 off end # GSPI #1
450 device pci 1e.4 off end # eMMC
Shelley Chen243dc392017-03-15 15:25:48 -0700451 device pci 1e.5 off end # SDIO
452 device pci 1e.6 on end # SDCard
453 device pci 1f.0 on
454 chip ec/google/chromeec
455 device pnp 0c09.0 on end
456 end
457 end # LPC Interface
458 device pci 1f.1 on end # P2SB
459 device pci 1f.2 on end # Power Management Controller
460 device pci 1f.3 on end # Intel HDA
461 device pci 1f.4 on end # SMBus
462 device pci 1f.5 on end # PCH SPI
463 device pci 1f.6 off end # GbE
464 end
465end