blob: 18031d67cd86ff29747b05ba62641231e181b78f [file] [log] [blame]
Shelley Chen243dc392017-03-15 15:25:48 -07001chip soc/intel/skylake
2
3 # Deep Sx states
Duncan Laurie1fe32d62017-04-10 21:02:13 -07004 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -07008 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN"
9
Shelley Chenda6e4f62017-06-29 16:13:33 -070010 # Mapping of USB port # to device
11 #+----------------+-------+-----------------------------------+
12 #| Device | Port# | Rev |
13 #+----------------+-------+-----------------------------------+
14 #| USB C | 1 | 2/3 |
15 #| USB A Rear | 2 | 2/3 |
16 #| USB A Front | 3 | 2/3 |
17 #| USB A Front | 4 | 2/3 |
18 #| USB A Rear | 5 | 2 on base celeron, 2/3 all others |
19 #| USB A Rear | 6 | 2 on base celeron, 2/3 all others |
20 #| Bluetooth | 7 | |
21 #| Daughter Board | 8 | |
22 #+----------------+-------+-----------------------------------+
23
24 # Bitmap for Wake Enable on USB attach/detach
25 register "usb2_wake_enable_bitmap" = "USB_PORT_WAKE_ENABLE(2) | \
26 USB_PORT_WAKE_ENABLE(3) | \
27 USB_PORT_WAKE_ENABLE(4) | \
28 USB_PORT_WAKE_ENABLE(5) | \
29 USB_PORT_WAKE_ENABLE(6)"
30 register "usb3_wake_enable_bitmap" = "USB_PORT_WAKE_ENABLE(2) | \
31 USB_PORT_WAKE_ENABLE(3) | \
32 USB_PORT_WAKE_ENABLE(4) | \
33 USB_PORT_WAKE_ENABLE(5) | \
34 USB_PORT_WAKE_ENABLE(6)"
35
Shelley Chen243dc392017-03-15 15:25:48 -070036 # GPE configuration
37 # Note that GPE events called out in ASL code rely on this
38 # route. i.e. If this route changes then the affected GPE
39 # offset bits also need to be changed.
40 register "gpe0_dw0" = "GPP_B"
41 register "gpe0_dw1" = "GPP_D"
42 register "gpe0_dw2" = "GPP_E"
43
44 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
45 register "gen1_dec" = "0x00fc0801"
46 register "gen2_dec" = "0x000c0201"
47 # EC memory map range is 0x900-0x9ff
48 register "gen3_dec" = "0x00fc0901"
49
Tsai, Gaggeryb2a3ac42017-08-22 10:55:13 +080050 # Enable DPTF
51 register "dptf_enable" = "1"
52
Shelley Chen243dc392017-03-15 15:25:48 -070053 # FSP Configuration
54 register "ProbelessTrace" = "0"
Shelley Chenc5168832017-03-21 15:04:04 -070055 register "EnableLan" = "1"
56 register "EnableSata" = "1"
57 register "SataSalpSupport" = "1"
Kane Chen91ea9f02017-12-13 11:35:54 +080058 register "SataMode" = "0"
David Wu0f829052017-12-11 14:08:11 +080059 register "SataPortsEnable[0]" = "1"
Shelley Chene8365aa2017-04-24 13:11:43 -070060 register "SataPortsEnable[1]" = "1"
Gaggery Tsaibc37c672017-09-29 13:40:04 +080061 register "SataPortsDevSlp[1]" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -070062 register "EnableAzalia" = "1"
63 register "DspEnable" = "1"
64 register "IoBufferOwnership" = "3"
65 register "EnableTraceHub" = "0"
66 register "XdciEnable" = "0"
67 register "SsicPortEnable" = "0"
68 register "SmbusEnable" = "1"
69 register "Cio2Enable" = "0"
Shelley Chenc5168832017-03-21 15:04:04 -070070 register "ScsEmmcEnabled" = "0"
71 register "ScsEmmcHs400Enabled" = "0"
Shelley Chen243dc392017-03-15 15:25:48 -070072 register "ScsSdCardEnabled" = "2"
73 register "IshEnable" = "0"
74 register "PttSwitch" = "0"
75 register "InternalGfx" = "1"
76 register "SkipExtGfxScan" = "1"
77 register "Device4Enable" = "1"
78 register "HeciEnabled" = "0"
79 register "FspSkipMpInit" = "1"
80 register "SaGv" = "3"
81 register "SerialIrqConfigSirqEnable" = "1"
82 register "PmConfigSlpS3MinAssert" = "2" # 50ms
83 register "PmConfigSlpS4MinAssert" = "1" # 1s
84 register "PmConfigSlpSusMinAssert" = "1" # 500ms
85 register "PmConfigSlpAMinAssert" = "3" # 2s
86 register "PmTimerDisabled" = "1"
87 register "SendVrMbxCmd" = "1" # IMVP8 workaround
88
89 register "pirqa_routing" = "PCH_IRQ11"
90 register "pirqb_routing" = "PCH_IRQ10"
91 register "pirqc_routing" = "PCH_IRQ11"
92 register "pirqd_routing" = "PCH_IRQ11"
93 register "pirqe_routing" = "PCH_IRQ11"
94 register "pirqf_routing" = "PCH_IRQ11"
95 register "pirqg_routing" = "PCH_IRQ11"
96 register "pirqh_routing" = "PCH_IRQ11"
97
98 # VR Settings Configuration for 4 Domains
99 #+----------------+-------+-------+-------+-------+
100 #| Domain/Setting | SA | IA | GTUS | GTS |
101 #+----------------+-------+-------+-------+-------+
102 #| Psi1Threshold | 20A | 20A | 20A | 20A |
103 #| Psi2Threshold | 4A | 5A | 5A | 5A |
104 #| Psi3Threshold | 1A | 1A | 1A | 1A |
105 #| Psi3Enable | 1 | 1 | 1 | 1 |
106 #| Psi4Enable | 1 | 1 | 1 | 1 |
107 #| ImonSlope | 0 | 0 | 0 | 0 |
108 #| ImonOffset | 0 | 0 | 0 | 0 |
109 #| IccMax | 7A | 34A | 35A | 35A |
110 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
111 #+----------------+-------+-------+-------+-------+
112 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
113 .vr_config_enable = 1,
114 .psi1threshold = VR_CFG_AMP(20),
115 .psi2threshold = VR_CFG_AMP(4),
116 .psi3threshold = VR_CFG_AMP(1),
117 .psi3enable = 1,
118 .psi4enable = 1,
119 .imon_slope = 0x0,
120 .imon_offset = 0x0,
121 .icc_max = VR_CFG_AMP(7),
122 .voltage_limit = 1520,
123 }"
124
125 register "domain_vr_config[VR_IA_CORE]" = "{
126 .vr_config_enable = 1,
127 .psi1threshold = VR_CFG_AMP(20),
128 .psi2threshold = VR_CFG_AMP(5),
129 .psi3threshold = VR_CFG_AMP(1),
130 .psi3enable = 1,
131 .psi4enable = 1,
132 .imon_slope = 0x0,
133 .imon_offset = 0x0,
134 .icc_max = VR_CFG_AMP(34),
135 .voltage_limit = 1520,
136 }"
137
138 register "domain_vr_config[VR_GT_UNSLICED]" = "{
139 .vr_config_enable = 1,
140 .psi1threshold = VR_CFG_AMP(20),
141 .psi2threshold = VR_CFG_AMP(5),
142 .psi3threshold = VR_CFG_AMP(1),
143 .psi3enable = 1,
144 .psi4enable = 1,
145 .imon_slope = 0x0,
146 .imon_offset = 0x0,
147 .icc_max = VR_CFG_AMP(35),
148 .voltage_limit = 1520,
149 }"
150
151 register "domain_vr_config[VR_GT_SLICED]" = "{
152 .vr_config_enable = 1,
153 .psi1threshold = VR_CFG_AMP(20),
154 .psi2threshold = VR_CFG_AMP(5),
155 .psi3threshold = VR_CFG_AMP(1),
156 .psi3enable = 1,
157 .psi4enable = 1,
158 .imon_slope = 0x0,
159 .imon_offset = 0x0,
160 .icc_max = VR_CFG_AMP(35),
161 .voltage_limit = 1520,
162 }"
163
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530164 # Enable Root port 3(x1) for LAN.
165 register "PcieRpEnable[2]" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -0700166 # Enable CLKREQ#
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530167 register "PcieRpClkReqSupport[2]" = "1"
168 # RP 3 uses SRCCLKREQ0#
169 register "PcieRpClkReqNumber[2]" = "0"
Kane Chen6708d3a2017-10-11 12:39:46 +0800170 # RP 3, Enable Advanced Error Reporting
171 register "PcieRpAdvancedErrorReporting[2]" = "1"
172 # RP 3, Enable Latency Tolerance Reporting Mechanism
173 register "PcieRpLtrEnable[2]" = "1"
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530174
175 # Enable Root port 4(x1) for WLAN.
176 register "PcieRpEnable[3]" = "1"
177 # Enable CLKREQ#
178 register "PcieRpClkReqSupport[3]" = "1"
179 # RP 4 uses SRCCLKREQ5#
180 register "PcieRpClkReqNumber[3]" = "5"
Kane Chen6708d3a2017-10-11 12:39:46 +0800181 # RP 4, Enable Advanced Error Reporting
182 register "PcieRpAdvancedErrorReporting[3]" = "1"
183 # RP 4, Enable Latency Tolerance Reporting Mechanism
184 register "PcieRpLtrEnable[3]" = "1"
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530185
186 # Enable Root port 5(x4) for NVMe.
187 register "PcieRpEnable[4]" = "1"
188 # Enable CLKREQ#
189 register "PcieRpClkReqSupport[4]" = "1"
190 # RP 5 uses SRCCLKREQ1#
191 register "PcieRpClkReqNumber[4]" = "1"
Kane Chen6708d3a2017-10-11 12:39:46 +0800192 # RP 5, Enable Advanced Error Reporting
193 register "PcieRpAdvancedErrorReporting[4]" = "1"
194 # RP 5, Enable Latency Tolerance Reporting Mechanism
195 register "PcieRpLtrEnable[4]" = "1"
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530196
197 # Enable Root port 9 for BtoB.
198 register "PcieRpEnable[8]" = "1"
199 # Enable CLKREQ#
200 register "PcieRpClkReqSupport[8]" = "1"
201 # RP 9 uses SRCCLKREQ2#
202 register "PcieRpClkReqNumber[8]" = "2"
Kane Chen6708d3a2017-10-11 12:39:46 +0800203 # RP 9, Enable Advanced Error Reporting
204 register "PcieRpAdvancedErrorReporting[8]" = "1"
205 # RP 9, Enable Latency Tolerance Reporting Mechanism
206 register "PcieRpLtrEnable[8]" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -0700207
Shelley Chenc5168832017-03-21 15:04:04 -0700208 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C
209 register "usb2_ports[1]" = "USB2_PORT_MID(OC3)" # Type-A Rear
210 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Front
211 register "usb2_ports[3]" = "USB2_PORT_MID(OC2)" # Type-A Front
212 register "usb2_ports[4]" = "USB2_PORT_MID(OC1)" # Type-A Rear
213 register "usb2_ports[5]" = "USB2_PORT_MID(OC1)" # Type-A Rear
214 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
215 register "usb2_ports[7]" = "USB2_PORT_MID(OC_SKIP)" # Type-A 2.0 / Debug
216 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # H1 (disconnected)
Shelley Chen243dc392017-03-15 15:25:48 -0700217
Shelley Chenc5168832017-03-21 15:04:04 -0700218 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C
219 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Rear
220 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Front
221 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Front
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530222 register "usb3_ports[4]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Rear
223 register "usb3_ports[5]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Rear
Shelley Chen243dc392017-03-15 15:25:48 -0700224
Shelley Chenc5168832017-03-21 15:04:04 -0700225 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3" # HDMI CEC
226 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3" # TPM
227 register "i2c_voltage[2]" = "I2C_VOLTAGE_3V3" # Debug
Shelley Chen243dc392017-03-15 15:25:48 -0700228 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8" # Audio
229
Shelley Chen5aa64b92017-06-09 13:05:29 -0700230 # Use GSPI0 for cr50 TPM. Early init is required to set up a BAR for TPM
231 # communication before memory is up.
232 register "gspi[0]" = "{
233 .speed_mhz = 1,
234 .early_init = 1,
235 }"
236
Shelley Chen243dc392017-03-15 15:25:48 -0700237 # Must leave UART0 enabled or SD/eMMC will not work as PCI
238 register "SerialIoDevMode" = "{
Shelley Chen5537f022017-11-22 16:55:27 -0800239 [PchSerialIoIndexI2C0] = PchSerialIoDisabled,
240 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
241 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
Shelley Chenc5168832017-03-21 15:04:04 -0700242 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
243 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
Shelley Chen243dc392017-03-15 15:25:48 -0700244 [PchSerialIoIndexI2C5] = PchSerialIoPci,
245 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Shelley Chenc5168832017-03-21 15:04:04 -0700246 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Shelley Chen243dc392017-03-15 15:25:48 -0700247 [PchSerialIoIndexUart0] = PchSerialIoPci,
248 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
249 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
250 }"
251
252 register "speed_shift_enable" = "1"
Shelley Chen8c81c6a2017-06-29 14:58:59 -0700253 register "tdp_psyspl2" = "90"
Shelley Chen243dc392017-03-15 15:25:48 -0700254 register "tcc_offset" = "10" # TCC of 90C
255
256 # Use default SD card detect GPIO configuration
Shelley Chenc5168832017-03-21 15:04:04 -0700257 register "sdcard_cd_gpio_default" = "GPP_A7"
Shelley Chen243dc392017-03-15 15:25:48 -0700258
Subrata Banikc204aaa2017-08-17 15:49:58 +0530259 # Lock Down
260 register "chipset_lockdown" = "CHIPSET_LOCKDOWN_COREBOOT"
261
Shelley Chen243dc392017-03-15 15:25:48 -0700262 device cpu_cluster 0 on
263 device lapic 0 on end
264 end
265 device domain 0 on
266 device pci 00.0 on end # Host Bridge
267 device pci 02.0 on end # Integrated Graphics Device
268 device pci 14.0 on end # USB xHCI
269 device pci 14.1 off end # USB xDCI (OTG)
270 device pci 14.2 on end # Thermal Subsystem
Shelley Chen5537f022017-11-22 16:55:27 -0800271 device pci 15.0 off end # I2C #0
272 device pci 15.1 off end # I2C #1
273 device pci 15.2 off end # I2C #2
274 device pci 15.3 off end # I2C #3
Shelley Chen243dc392017-03-15 15:25:48 -0700275 device pci 16.0 on end # Management Engine Interface 1
276 device pci 16.1 off end # Management Engine Interface 2
277 device pci 16.2 off end # Management Engine IDE-R
278 device pci 16.3 off end # Management Engine KT Redirection
279 device pci 16.4 off end # Management Engine Interface 3
Shelley Chenc5168832017-03-21 15:04:04 -0700280 device pci 17.0 on end # SATA
Shelley Chen243dc392017-03-15 15:25:48 -0700281 device pci 19.0 on end # UART #2
282 device pci 19.1 on
Kevin Cheng2a6f4ae2017-06-06 10:37:59 +0800283 chip drivers/i2c/generic
284 register "hid" = ""10EC5663""
285 register "name" = ""RT53""
286 register "desc" = ""Realtek RT5663""
287 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_D9)"
288 device i2c 13 on end
289 end
Shelley Chen243dc392017-03-15 15:25:48 -0700290 end # I2C #5
Shelley Chenc5168832017-03-21 15:04:04 -0700291 device pci 19.2 off end # I2C #4
Gaggery Tsai2ecf3f82017-11-02 09:58:06 +0800292 device pci 1c.0 on # PCI Express Port 1
293 chip drivers/net
294 register "customized_leds" = "0x0fa7"
Gaggery Tsai61c817d2017-11-23 13:23:57 +0800295 register "wake" = "GPE0_PCI_EXP"
Gaggery Tsai2ecf3f82017-11-02 09:58:06 +0800296 device pci 00.0 on end
297 end
298 end # PCI Express Port 1
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530299 device pci 1c.1 off end # PCI Express Port 2
Gaggery Tsai2ecf3f82017-11-02 09:58:06 +0800300 # PCI Express Port 3 for LAN, but will be swapped to port 1
301 device pci 1c.2 on end
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530302 device pci 1c.3 on
Shelley Chen243dc392017-03-15 15:25:48 -0700303 chip drivers/intel/wifi
304 register "wake" = "GPE0_PCI_EXP"
305 device pci 00.0 on end
306 end
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530307 end # PCI Express Port 4 for WLAN
308 device pci 1c.4 on end # PCI Express Port 5 for NVMe
Shelley Chen243dc392017-03-15 15:25:48 -0700309 device pci 1c.5 off end # PCI Express Port 6
310 device pci 1c.6 off end # PCI Express Port 7
311 device pci 1c.7 off end # PCI Express Port 8
David Wu5f7fa722017-12-11 14:40:36 +0800312 device pci 1d.0 on # PCI Express Port 9 for 2nd LAN
313 chip drivers/net
314 register "customized_leds" = "0x0fa7"
315 device pci 00.0 on end
316 end
317 end # PCI Express Port 9 for BtoB
Shelley Chen243dc392017-03-15 15:25:48 -0700318 device pci 1d.1 off end # PCI Express Port 10
319 device pci 1d.2 off end # PCI Express Port 11
320 device pci 1d.3 off end # PCI Express Port 12
321 device pci 1e.0 on end # UART #0
322 device pci 1e.1 off end # UART #1
Shelley Chen5aa64b92017-06-09 13:05:29 -0700323 device pci 1e.2 on
324 chip drivers/spi/acpi
325 register "hid" = "ACPI_DT_NAMESPACE_HID"
326 register "compat_string" = ""google,cr50""
327 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
328 device spi 0 on end
329 end
330 end # GSPI #0
Shelley Chenc5168832017-03-21 15:04:04 -0700331 device pci 1e.3 off end # GSPI #1
332 device pci 1e.4 off end # eMMC
Shelley Chen243dc392017-03-15 15:25:48 -0700333 device pci 1e.5 off end # SDIO
334 device pci 1e.6 on end # SDCard
335 device pci 1f.0 on
336 chip ec/google/chromeec
337 device pnp 0c09.0 on end
338 end
339 end # LPC Interface
340 device pci 1f.1 on end # P2SB
341 device pci 1f.2 on end # Power Management Controller
342 device pci 1f.3 on end # Intel HDA
343 device pci 1f.4 on end # SMBus
344 device pci 1f.5 on end # PCH SPI
345 device pci 1f.6 off end # GbE
346 end
347end