blob: df664b2e2c678a85b399cf4ddfb2f945156f3cb4 [file] [log] [blame]
Shelley Chen243dc392017-03-15 15:25:48 -07001chip soc/intel/skylake
2
3 # Deep Sx states
Duncan Laurie1fe32d62017-04-10 21:02:13 -07004 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -07008 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN"
9
Shelley Chenda6e4f62017-06-29 16:13:33 -070010 # Mapping of USB port # to device
11 #+----------------+-------+-----------------------------------+
12 #| Device | Port# | Rev |
13 #+----------------+-------+-----------------------------------+
14 #| USB C | 1 | 2/3 |
15 #| USB A Rear | 2 | 2/3 |
16 #| USB A Front | 3 | 2/3 |
17 #| USB A Front | 4 | 2/3 |
18 #| USB A Rear | 5 | 2 on base celeron, 2/3 all others |
19 #| USB A Rear | 6 | 2 on base celeron, 2/3 all others |
20 #| Bluetooth | 7 | |
21 #| Daughter Board | 8 | |
22 #+----------------+-------+-----------------------------------+
23
24 # Bitmap for Wake Enable on USB attach/detach
25 register "usb2_wake_enable_bitmap" = "USB_PORT_WAKE_ENABLE(2) | \
26 USB_PORT_WAKE_ENABLE(3) | \
27 USB_PORT_WAKE_ENABLE(4) | \
28 USB_PORT_WAKE_ENABLE(5) | \
29 USB_PORT_WAKE_ENABLE(6)"
30 register "usb3_wake_enable_bitmap" = "USB_PORT_WAKE_ENABLE(2) | \
31 USB_PORT_WAKE_ENABLE(3) | \
32 USB_PORT_WAKE_ENABLE(4) | \
33 USB_PORT_WAKE_ENABLE(5) | \
34 USB_PORT_WAKE_ENABLE(6)"
35
Shelley Chen243dc392017-03-15 15:25:48 -070036 # GPE configuration
37 # Note that GPE events called out in ASL code rely on this
38 # route. i.e. If this route changes then the affected GPE
39 # offset bits also need to be changed.
40 register "gpe0_dw0" = "GPP_B"
41 register "gpe0_dw1" = "GPP_D"
42 register "gpe0_dw2" = "GPP_E"
43
44 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
45 register "gen1_dec" = "0x00fc0801"
46 register "gen2_dec" = "0x000c0201"
47 # EC memory map range is 0x900-0x9ff
48 register "gen3_dec" = "0x00fc0901"
49
Tsai, Gaggeryb2a3ac42017-08-22 10:55:13 +080050 # Enable DPTF
51 register "dptf_enable" = "1"
52
Shelley Chen243dc392017-03-15 15:25:48 -070053 # FSP Configuration
54 register "ProbelessTrace" = "0"
Shelley Chenc5168832017-03-21 15:04:04 -070055 register "EnableLan" = "1"
56 register "EnableSata" = "1"
57 register "SataSalpSupport" = "1"
58 register "SataMode" = "1"
Shelley Chene8365aa2017-04-24 13:11:43 -070059 register "SataPortsEnable[1]" = "1"
Gaggery Tsaibc37c672017-09-29 13:40:04 +080060 register "SataPortsDevSlp[1]" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -070061 register "EnableAzalia" = "1"
62 register "DspEnable" = "1"
63 register "IoBufferOwnership" = "3"
64 register "EnableTraceHub" = "0"
65 register "XdciEnable" = "0"
66 register "SsicPortEnable" = "0"
67 register "SmbusEnable" = "1"
68 register "Cio2Enable" = "0"
Shelley Chenc5168832017-03-21 15:04:04 -070069 register "ScsEmmcEnabled" = "0"
70 register "ScsEmmcHs400Enabled" = "0"
Shelley Chen243dc392017-03-15 15:25:48 -070071 register "ScsSdCardEnabled" = "2"
72 register "IshEnable" = "0"
73 register "PttSwitch" = "0"
74 register "InternalGfx" = "1"
75 register "SkipExtGfxScan" = "1"
76 register "Device4Enable" = "1"
77 register "HeciEnabled" = "0"
78 register "FspSkipMpInit" = "1"
79 register "SaGv" = "3"
80 register "SerialIrqConfigSirqEnable" = "1"
81 register "PmConfigSlpS3MinAssert" = "2" # 50ms
82 register "PmConfigSlpS4MinAssert" = "1" # 1s
83 register "PmConfigSlpSusMinAssert" = "1" # 500ms
84 register "PmConfigSlpAMinAssert" = "3" # 2s
85 register "PmTimerDisabled" = "1"
86 register "SendVrMbxCmd" = "1" # IMVP8 workaround
87
88 register "pirqa_routing" = "PCH_IRQ11"
89 register "pirqb_routing" = "PCH_IRQ10"
90 register "pirqc_routing" = "PCH_IRQ11"
91 register "pirqd_routing" = "PCH_IRQ11"
92 register "pirqe_routing" = "PCH_IRQ11"
93 register "pirqf_routing" = "PCH_IRQ11"
94 register "pirqg_routing" = "PCH_IRQ11"
95 register "pirqh_routing" = "PCH_IRQ11"
96
97 # VR Settings Configuration for 4 Domains
98 #+----------------+-------+-------+-------+-------+
99 #| Domain/Setting | SA | IA | GTUS | GTS |
100 #+----------------+-------+-------+-------+-------+
101 #| Psi1Threshold | 20A | 20A | 20A | 20A |
102 #| Psi2Threshold | 4A | 5A | 5A | 5A |
103 #| Psi3Threshold | 1A | 1A | 1A | 1A |
104 #| Psi3Enable | 1 | 1 | 1 | 1 |
105 #| Psi4Enable | 1 | 1 | 1 | 1 |
106 #| ImonSlope | 0 | 0 | 0 | 0 |
107 #| ImonOffset | 0 | 0 | 0 | 0 |
108 #| IccMax | 7A | 34A | 35A | 35A |
109 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
110 #+----------------+-------+-------+-------+-------+
111 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
112 .vr_config_enable = 1,
113 .psi1threshold = VR_CFG_AMP(20),
114 .psi2threshold = VR_CFG_AMP(4),
115 .psi3threshold = VR_CFG_AMP(1),
116 .psi3enable = 1,
117 .psi4enable = 1,
118 .imon_slope = 0x0,
119 .imon_offset = 0x0,
120 .icc_max = VR_CFG_AMP(7),
121 .voltage_limit = 1520,
122 }"
123
124 register "domain_vr_config[VR_IA_CORE]" = "{
125 .vr_config_enable = 1,
126 .psi1threshold = VR_CFG_AMP(20),
127 .psi2threshold = VR_CFG_AMP(5),
128 .psi3threshold = VR_CFG_AMP(1),
129 .psi3enable = 1,
130 .psi4enable = 1,
131 .imon_slope = 0x0,
132 .imon_offset = 0x0,
133 .icc_max = VR_CFG_AMP(34),
134 .voltage_limit = 1520,
135 }"
136
137 register "domain_vr_config[VR_GT_UNSLICED]" = "{
138 .vr_config_enable = 1,
139 .psi1threshold = VR_CFG_AMP(20),
140 .psi2threshold = VR_CFG_AMP(5),
141 .psi3threshold = VR_CFG_AMP(1),
142 .psi3enable = 1,
143 .psi4enable = 1,
144 .imon_slope = 0x0,
145 .imon_offset = 0x0,
146 .icc_max = VR_CFG_AMP(35),
147 .voltage_limit = 1520,
148 }"
149
150 register "domain_vr_config[VR_GT_SLICED]" = "{
151 .vr_config_enable = 1,
152 .psi1threshold = VR_CFG_AMP(20),
153 .psi2threshold = VR_CFG_AMP(5),
154 .psi3threshold = VR_CFG_AMP(1),
155 .psi3enable = 1,
156 .psi4enable = 1,
157 .imon_slope = 0x0,
158 .imon_offset = 0x0,
159 .icc_max = VR_CFG_AMP(35),
160 .voltage_limit = 1520,
161 }"
162
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530163 # Enable Root port 3(x1) for LAN.
164 register "PcieRpEnable[2]" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -0700165 # Enable CLKREQ#
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530166 register "PcieRpClkReqSupport[2]" = "1"
167 # RP 3 uses SRCCLKREQ0#
168 register "PcieRpClkReqNumber[2]" = "0"
Kane Chen6708d3a2017-10-11 12:39:46 +0800169 # RP 3, Enable Advanced Error Reporting
170 register "PcieRpAdvancedErrorReporting[2]" = "1"
171 # RP 3, Enable Latency Tolerance Reporting Mechanism
172 register "PcieRpLtrEnable[2]" = "1"
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530173
174 # Enable Root port 4(x1) for WLAN.
175 register "PcieRpEnable[3]" = "1"
176 # Enable CLKREQ#
177 register "PcieRpClkReqSupport[3]" = "1"
178 # RP 4 uses SRCCLKREQ5#
179 register "PcieRpClkReqNumber[3]" = "5"
Kane Chen6708d3a2017-10-11 12:39:46 +0800180 # RP 4, Enable Advanced Error Reporting
181 register "PcieRpAdvancedErrorReporting[3]" = "1"
182 # RP 4, Enable Latency Tolerance Reporting Mechanism
183 register "PcieRpLtrEnable[3]" = "1"
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530184
185 # Enable Root port 5(x4) for NVMe.
186 register "PcieRpEnable[4]" = "1"
187 # Enable CLKREQ#
188 register "PcieRpClkReqSupport[4]" = "1"
189 # RP 5 uses SRCCLKREQ1#
190 register "PcieRpClkReqNumber[4]" = "1"
Kane Chen6708d3a2017-10-11 12:39:46 +0800191 # RP 5, Enable Advanced Error Reporting
192 register "PcieRpAdvancedErrorReporting[4]" = "1"
193 # RP 5, Enable Latency Tolerance Reporting Mechanism
194 register "PcieRpLtrEnable[4]" = "1"
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530195
196 # Enable Root port 9 for BtoB.
197 register "PcieRpEnable[8]" = "1"
198 # Enable CLKREQ#
199 register "PcieRpClkReqSupport[8]" = "1"
200 # RP 9 uses SRCCLKREQ2#
201 register "PcieRpClkReqNumber[8]" = "2"
Kane Chen6708d3a2017-10-11 12:39:46 +0800202 # RP 9, Enable Advanced Error Reporting
203 register "PcieRpAdvancedErrorReporting[8]" = "1"
204 # RP 9, Enable Latency Tolerance Reporting Mechanism
205 register "PcieRpLtrEnable[8]" = "1"
Shelley Chen243dc392017-03-15 15:25:48 -0700206
Shelley Chenc5168832017-03-21 15:04:04 -0700207 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C
208 register "usb2_ports[1]" = "USB2_PORT_MID(OC3)" # Type-A Rear
209 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Front
210 register "usb2_ports[3]" = "USB2_PORT_MID(OC2)" # Type-A Front
211 register "usb2_ports[4]" = "USB2_PORT_MID(OC1)" # Type-A Rear
212 register "usb2_ports[5]" = "USB2_PORT_MID(OC1)" # Type-A Rear
213 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
214 register "usb2_ports[7]" = "USB2_PORT_MID(OC_SKIP)" # Type-A 2.0 / Debug
215 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # H1 (disconnected)
Shelley Chen243dc392017-03-15 15:25:48 -0700216
Shelley Chenc5168832017-03-21 15:04:04 -0700217 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C
218 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Rear
219 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Front
220 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Front
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530221 register "usb3_ports[4]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Rear
222 register "usb3_ports[5]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Rear
Shelley Chen243dc392017-03-15 15:25:48 -0700223
Shelley Chenc5168832017-03-21 15:04:04 -0700224 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3" # HDMI CEC
225 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3" # TPM
226 register "i2c_voltage[2]" = "I2C_VOLTAGE_3V3" # Debug
Shelley Chen243dc392017-03-15 15:25:48 -0700227 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8" # Audio
228
Shelley Chen5aa64b92017-06-09 13:05:29 -0700229 # Use GSPI0 for cr50 TPM. Early init is required to set up a BAR for TPM
230 # communication before memory is up.
231 register "gspi[0]" = "{
232 .speed_mhz = 1,
233 .early_init = 1,
234 }"
235
Shelley Chen243dc392017-03-15 15:25:48 -0700236 # Must leave UART0 enabled or SD/eMMC will not work as PCI
237 register "SerialIoDevMode" = "{
Shelley Chen5537f022017-11-22 16:55:27 -0800238 [PchSerialIoIndexI2C0] = PchSerialIoDisabled,
239 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
240 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
Shelley Chenc5168832017-03-21 15:04:04 -0700241 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
242 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
Shelley Chen243dc392017-03-15 15:25:48 -0700243 [PchSerialIoIndexI2C5] = PchSerialIoPci,
244 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Shelley Chenc5168832017-03-21 15:04:04 -0700245 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Shelley Chen243dc392017-03-15 15:25:48 -0700246 [PchSerialIoIndexUart0] = PchSerialIoPci,
247 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
248 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
249 }"
250
251 register "speed_shift_enable" = "1"
Shelley Chen8c81c6a2017-06-29 14:58:59 -0700252 register "tdp_psyspl2" = "90"
Shelley Chen243dc392017-03-15 15:25:48 -0700253 register "tcc_offset" = "10" # TCC of 90C
254
255 # Use default SD card detect GPIO configuration
Shelley Chenc5168832017-03-21 15:04:04 -0700256 register "sdcard_cd_gpio_default" = "GPP_A7"
Shelley Chen243dc392017-03-15 15:25:48 -0700257
Subrata Banikc204aaa2017-08-17 15:49:58 +0530258 # Lock Down
259 register "chipset_lockdown" = "CHIPSET_LOCKDOWN_COREBOOT"
260
Shelley Chen243dc392017-03-15 15:25:48 -0700261 device cpu_cluster 0 on
262 device lapic 0 on end
263 end
264 device domain 0 on
265 device pci 00.0 on end # Host Bridge
266 device pci 02.0 on end # Integrated Graphics Device
267 device pci 14.0 on end # USB xHCI
268 device pci 14.1 off end # USB xDCI (OTG)
269 device pci 14.2 on end # Thermal Subsystem
Shelley Chen5537f022017-11-22 16:55:27 -0800270 device pci 15.0 off end # I2C #0
271 device pci 15.1 off end # I2C #1
272 device pci 15.2 off end # I2C #2
273 device pci 15.3 off end # I2C #3
Shelley Chen243dc392017-03-15 15:25:48 -0700274 device pci 16.0 on end # Management Engine Interface 1
275 device pci 16.1 off end # Management Engine Interface 2
276 device pci 16.2 off end # Management Engine IDE-R
277 device pci 16.3 off end # Management Engine KT Redirection
278 device pci 16.4 off end # Management Engine Interface 3
Shelley Chenc5168832017-03-21 15:04:04 -0700279 device pci 17.0 on end # SATA
Shelley Chen243dc392017-03-15 15:25:48 -0700280 device pci 19.0 on end # UART #2
281 device pci 19.1 on
Kevin Cheng2a6f4ae2017-06-06 10:37:59 +0800282 chip drivers/i2c/generic
283 register "hid" = ""10EC5663""
284 register "name" = ""RT53""
285 register "desc" = ""Realtek RT5663""
286 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_D9)"
287 device i2c 13 on end
288 end
Shelley Chen243dc392017-03-15 15:25:48 -0700289 end # I2C #5
Shelley Chenc5168832017-03-21 15:04:04 -0700290 device pci 19.2 off end # I2C #4
Gaggery Tsai2ecf3f82017-11-02 09:58:06 +0800291 device pci 1c.0 on # PCI Express Port 1
292 chip drivers/net
293 register "customized_leds" = "0x0fa7"
294 device pci 00.0 on end
295 end
296 end # PCI Express Port 1
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530297 device pci 1c.1 off end # PCI Express Port 2
Gaggery Tsai2ecf3f82017-11-02 09:58:06 +0800298 # PCI Express Port 3 for LAN, but will be swapped to port 1
299 device pci 1c.2 on end
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530300 device pci 1c.3 on
Shelley Chen243dc392017-03-15 15:25:48 -0700301 chip drivers/intel/wifi
302 register "wake" = "GPE0_PCI_EXP"
303 device pci 00.0 on end
304 end
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530305 end # PCI Express Port 4 for WLAN
306 device pci 1c.4 on end # PCI Express Port 5 for NVMe
Shelley Chen243dc392017-03-15 15:25:48 -0700307 device pci 1c.5 off end # PCI Express Port 6
308 device pci 1c.6 off end # PCI Express Port 7
309 device pci 1c.7 off end # PCI Express Port 8
Naresh G Solanki561f7fc2017-04-20 16:45:01 +0530310 device pci 1d.0 on end # PCI Express Port 9 for BtoB
Shelley Chen243dc392017-03-15 15:25:48 -0700311 device pci 1d.1 off end # PCI Express Port 10
312 device pci 1d.2 off end # PCI Express Port 11
313 device pci 1d.3 off end # PCI Express Port 12
314 device pci 1e.0 on end # UART #0
315 device pci 1e.1 off end # UART #1
Shelley Chen5aa64b92017-06-09 13:05:29 -0700316 device pci 1e.2 on
317 chip drivers/spi/acpi
318 register "hid" = "ACPI_DT_NAMESPACE_HID"
319 register "compat_string" = ""google,cr50""
320 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
321 device spi 0 on end
322 end
323 end # GSPI #0
Shelley Chenc5168832017-03-21 15:04:04 -0700324 device pci 1e.3 off end # GSPI #1
325 device pci 1e.4 off end # eMMC
Shelley Chen243dc392017-03-15 15:25:48 -0700326 device pci 1e.5 off end # SDIO
327 device pci 1e.6 on end # SDCard
328 device pci 1f.0 on
329 chip ec/google/chromeec
330 device pnp 0c09.0 on end
331 end
332 end # LPC Interface
333 device pci 1f.1 on end # P2SB
334 device pci 1f.2 on end # Power Management Controller
335 device pci 1f.3 on end # Intel HDA
336 device pci 1f.4 on end # SMBus
337 device pci 1f.5 on end # PCH SPI
338 device pci 1f.6 off end # GbE
339 end
340end