blob: bfef56e4c46edaeae17906eb6320e1b10d13227f [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Damien Zammitf7060f12015-11-14 00:59:21 +11002
Felix Held928a9c82022-02-24 00:51:11 +01003#include <arch/hpet.h>
Arthur Heymans17ad4592018-08-06 15:35:28 +02004#include <cbmem.h>
Damien Zammitf7060f12015-11-14 00:59:21 +11005#include <console/console.h>
Arthur Heymans95a11422021-01-18 00:41:35 +01006#include <commonlib/bsd/helpers.h>
Elyes HAOUAS748caed2019-12-19 17:02:08 +01007#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02008#include <device/pci_ops.h>
Damien Zammitf7060f12015-11-14 00:59:21 +11009#include <stdint.h>
10#include <device/device.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110011#include <boot/tables.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070012#include <acpi/acpi.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110013#include <northbridge/intel/pineview/pineview.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030014#include <cpu/intel/smm_reloc.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110015
Angel Pons39ff7032020-03-09 21:39:44 +010016/*
17 * Reserve everything between A segment and 1MB:
Damien Zammitf7060f12015-11-14 00:59:21 +110018 *
19 * 0xa0000 - 0xbffff: legacy VGA
Damien Zammit51fdb922016-01-18 18:34:52 +110020 * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel)
21 * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI
Damien Zammitf7060f12015-11-14 00:59:21 +110022 */
Damien Zammitf7060f12015-11-14 00:59:21 +110023
Elyes HAOUAS62753602018-02-09 08:46:25 +010024static void add_fixed_resources(struct device *dev, int index)
Damien Zammit51fdb922016-01-18 18:34:52 +110025{
26 struct resource *resource;
27
28 resource = new_resource(dev, index++);
Felix Held928a9c82022-02-24 00:51:11 +010029 resource->base = (resource_t) HPET_BASE_ADDRESS;
Damien Zammit51fdb922016-01-18 18:34:52 +110030 resource->size = (resource_t) 0x00100000;
Angel Pons39ff7032020-03-09 21:39:44 +010031 resource->flags = IORESOURCE_MEM
32 | IORESOURCE_RESERVE
33 | IORESOURCE_FIXED
34 | IORESOURCE_STORED
35 | IORESOURCE_ASSIGNED;
Damien Zammit51fdb922016-01-18 18:34:52 +110036
Kyösti Mälkki8ee11b32021-06-27 21:08:32 +030037 mmio_from_to(dev, index++, 0xa0000, 0xc0000);
38 reserved_ram_from_to(dev, index++, 0xc0000, 1 * MiB);
Damien Zammit51fdb922016-01-18 18:34:52 +110039}
40
Elyes HAOUAS62753602018-02-09 08:46:25 +010041static void mch_domain_read_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +110042{
43 u64 tom, touud;
Damien Zammit51fdb922016-01-18 18:34:52 +110044 u32 tomk, tolud, tseg_sizek;
Angel Pons1318ab42021-01-20 13:31:09 +010045 u32 cbmem_topk, delta_cbmem;
Damien Zammit51fdb922016-01-18 18:34:52 +110046 u16 index;
47 const u32 top32memk = 4 * (GiB / KiB);
48
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030049 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans15e1b392018-06-26 21:06:13 +020050
Damien Zammit51fdb922016-01-18 18:34:52 +110051 index = 3;
Damien Zammitf7060f12015-11-14 00:59:21 +110052
53 pci_domain_read_resources(dev);
54
55 /* Top of Upper Usable DRAM, including remap */
Arthur Heymans15e1b392018-06-26 21:06:13 +020056 touud = pci_read_config16(mch, TOUUD);
Damien Zammitf7060f12015-11-14 00:59:21 +110057 touud <<= 20;
58
59 /* Top of Lower Usable DRAM */
Arthur Heymans15e1b392018-06-26 21:06:13 +020060 tolud = pci_read_config16(mch, TOLUD) & 0xfff0;
Damien Zammitf7060f12015-11-14 00:59:21 +110061 tolud <<= 16;
62
63 /* Top of Memory - does not account for any UMA */
Angel Pons39ff7032020-03-09 21:39:44 +010064 tom = pci_read_config16(mch, TOM) & 0x01ff;
Damien Zammitf7060f12015-11-14 00:59:21 +110065 tom <<= 27;
66
Angel Pons39ff7032020-03-09 21:39:44 +010067 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx ", touud, tolud, tom);
Damien Zammitf7060f12015-11-14 00:59:21 +110068
Arthur Heymans95a11422021-01-18 00:41:35 +010069 tomk = tolud / KiB;
Damien Zammitf7060f12015-11-14 00:59:21 +110070
Damien Zammitf7060f12015-11-14 00:59:21 +110071 /* Graphics memory */
Arthur Heymans15e1b392018-06-26 21:06:13 +020072 const u16 ggc = pci_read_config16(mch, GGC);
Damien Zammitf7060f12015-11-14 00:59:21 +110073 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
Arthur Heymans95a11422021-01-18 00:41:35 +010074 printk(BIOS_DEBUG, "%uM UMA", gms_sizek / KiB);
Damien Zammitf7060f12015-11-14 00:59:21 +110075 tomk -= gms_sizek;
76
77 /* GTT Graphics Stolen Memory Size (GGMS) */
78 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
Arthur Heymans95a11422021-01-18 00:41:35 +010079 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek / KiB);
Damien Zammitf7060f12015-11-14 00:59:21 +110080 tomk -= gsm_sizek;
81
Arthur Heymans95a11422021-01-18 00:41:35 +010082 const u32 tseg_basek = pci_read_config32(mch, TSEG) / KiB;
83 const u32 igd_basek = pci_read_config32(mch, GBSM) / KiB;
84 const u32 gtt_basek = pci_read_config32(mch, BGSM) / KiB;
Damien Zammitf7060f12015-11-14 00:59:21 +110085
Damien Zammit51fdb922016-01-18 18:34:52 +110086 /* Subtract TSEG size */
87 tseg_sizek = gtt_basek - tseg_basek;
88 tomk -= tseg_sizek;
Arthur Heymans95a11422021-01-18 00:41:35 +010089 printk(BIOS_DEBUG, "TSEG decoded, subtracting %dM\n", tseg_sizek / KiB);
Arthur Heymans17ad4592018-08-06 15:35:28 +020090
91 /* cbmem_top can be shifted downwards due to alignment.
92 Mark the region between cbmem_top and tomk as unusable */
Arthur Heymans95a11422021-01-18 00:41:35 +010093 cbmem_topk = (uint32_t)cbmem_top() / KiB;
Arthur Heymans17ad4592018-08-06 15:35:28 +020094 delta_cbmem = tomk - cbmem_topk;
95 tomk -= delta_cbmem;
96
Angel Pons39ff7032020-03-09 21:39:44 +010097 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOMK: 0x%xK\n", delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +110098
99 /* Report the memory regions */
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300100 ram_resource_kb(dev, index++, 0, 0xa0000 / KiB);
101 ram_resource_kb(dev, index++, 1 * MiB / KiB, tomk - 1 * MiB / KiB);
102 mmio_resource_kb(dev, index++, tseg_basek, tseg_sizek);
103 mmio_resource_kb(dev, index++, gtt_basek, gsm_sizek);
104 mmio_resource_kb(dev, index++, igd_basek, gms_sizek);
105 reserved_ram_resource_kb(dev, index++, cbmem_topk, delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100106
107 /*
Damien Zammit51fdb922016-01-18 18:34:52 +1100108 * If > 4GB installed then memory from TOLUD to 4GB
Damien Zammitf7060f12015-11-14 00:59:21 +1100109 * is remapped above TOM, TOUUD will account for both
110 */
111 touud >>= 10; /* Convert to KB */
Damien Zammit51fdb922016-01-18 18:34:52 +1100112 if (touud > top32memk) {
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300113 ram_resource_kb(dev, index++, top32memk, touud - top32memk);
Damien Zammitf7060f12015-11-14 00:59:21 +1100114 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Arthur Heymans95a11422021-01-18 00:41:35 +0100115 (touud - top32memk) / KiB);
Damien Zammitf7060f12015-11-14 00:59:21 +1100116 }
117
Angel Pons1318ab42021-01-20 13:31:09 +0100118 mmconf_resource(dev, index++);
Damien Zammitf7060f12015-11-14 00:59:21 +1100119
Damien Zammit51fdb922016-01-18 18:34:52 +1100120 add_fixed_resources(dev, index);
Damien Zammitf7060f12015-11-14 00:59:21 +1100121}
122
Arthur Heymansde6bda62018-04-10 13:40:39 +0200123void northbridge_write_smram(u8 smram)
124{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300125 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymansde6bda62018-04-10 13:40:39 +0200126
127 if (dev == NULL)
128 die("could not find pci 00:00.0!\n");
129
130 pci_write_config8(dev, SMRAM, smram);
131}
132
Elyes HAOUAS62753602018-02-09 08:46:25 +0100133static void mch_domain_set_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100134{
Damien Zammit51fdb922016-01-18 18:34:52 +1100135 struct resource *res;
Damien Zammitf7060f12015-11-14 00:59:21 +1100136
Damien Zammit51fdb922016-01-18 18:34:52 +1100137 for (res = dev->resource_list; res; res = res->next)
138 report_resource_stored(dev, res, "");
Damien Zammitf7060f12015-11-14 00:59:21 +1100139
140 assign_resources(dev->link_list);
141}
142
Elyes HAOUAS62753602018-02-09 08:46:25 +0100143static void mch_domain_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100144{
Damien Zammitf7060f12015-11-14 00:59:21 +1100145 /* Enable SERR */
Elyes HAOUAS5ac723e2020-04-29 09:09:12 +0200146 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_SERR);
Damien Zammitf7060f12015-11-14 00:59:21 +1100147}
148
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100149static const char *northbridge_acpi_name(const struct device *dev)
150{
151 if (dev->path.type == DEVICE_PATH_DOMAIN)
152 return "PCI0";
153
154 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
155 return NULL;
156
157 switch (dev->path.pci.devfn) {
158 case PCI_DEVFN(0, 0):
159 return "MCHC";
160 }
161
162 return NULL;
163}
164
Damien Zammitf7060f12015-11-14 00:59:21 +1100165static struct device_operations pci_domain_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200166 .read_resources = mch_domain_read_resources,
167 .set_resources = mch_domain_set_resources,
168 .init = mch_domain_init,
169 .scan_bus = pci_domain_scan_bus,
170 .acpi_fill_ssdt = generate_cpu_entries,
171 .acpi_name = northbridge_acpi_name,
Damien Zammitf7060f12015-11-14 00:59:21 +1100172};
173
Damien Zammitf7060f12015-11-14 00:59:21 +1100174static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200175 .read_resources = noop_read_resources,
176 .set_resources = noop_set_resources,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300177 .init = mp_cpu_bus_init,
Damien Zammitf7060f12015-11-14 00:59:21 +1100178};
179
Elyes HAOUAS62753602018-02-09 08:46:25 +0100180static void enable_dev(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100181{
182 /* Set the operations if it is a special bus type */
183 if (dev->path.type == DEVICE_PATH_DOMAIN) {
184 dev->ops = &pci_domain_ops;
Damien Zammitf7060f12015-11-14 00:59:21 +1100185 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
186 dev->ops = &cpu_bus_ops;
187 }
188}
189
Damien Zammitf7060f12015-11-14 00:59:21 +1100190struct chip_operations northbridge_intel_pineview_ops = {
191 CHIP_NAME("Intel Pineview Northbridge")
192 .enable_dev = enable_dev,
Damien Zammitf7060f12015-11-14 00:59:21 +1100193};