blob: 0bba03da29f1466c68108dae0872c19e74a4f934 [file] [log] [blame]
Damien Zammitf7060f12015-11-14 00:59:21 +11001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2009 coresystems GmbH
5 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <console/console.h>
18#include <arch/io.h>
19#include <stdint.h>
20#include <device/device.h>
21#include <device/pci.h>
22#include <device/pci_ids.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110023#include <stdlib.h>
24#include <string.h>
25#include <cpu/cpu.h>
26#include <boot/tables.h>
27#include <arch/acpi.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110028#include <northbridge/intel/pineview/pineview.h>
29
Damien Zammit51fdb922016-01-18 18:34:52 +110030/* Reserve everything between A segment and 1MB:
Damien Zammitf7060f12015-11-14 00:59:21 +110031 *
32 * 0xa0000 - 0xbffff: legacy VGA
Damien Zammit51fdb922016-01-18 18:34:52 +110033 * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel)
34 * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI
Damien Zammitf7060f12015-11-14 00:59:21 +110035 */
36static const int legacy_hole_base_k = 0xa0000 / 1024;
Damien Zammitf7060f12015-11-14 00:59:21 +110037
Elyes HAOUAS62753602018-02-09 08:46:25 +010038static void add_fixed_resources(struct device *dev, int index)
Damien Zammit51fdb922016-01-18 18:34:52 +110039{
40 struct resource *resource;
41
42 resource = new_resource(dev, index++);
43 resource->base = (resource_t) 0xfed00000;
44 resource->size = (resource_t) 0x00100000;
45 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
46 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
47
48 mmio_resource(dev, index++, legacy_hole_base_k,
49 (0xc0000 >> 10) - legacy_hole_base_k);
50 reserved_ram_resource(dev, index++, 0xc0000 >> 10,
51 (0x100000 - 0xc0000) >> 10);
52}
53
Elyes HAOUAS62753602018-02-09 08:46:25 +010054static void mch_domain_read_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +110055{
56 u64 tom, touud;
Damien Zammit51fdb922016-01-18 18:34:52 +110057 u32 tomk, tolud, tseg_sizek;
Damien Zammitf7060f12015-11-14 00:59:21 +110058 u32 pcie_config_base, pcie_config_size;
Damien Zammit51fdb922016-01-18 18:34:52 +110059 u16 index;
60 const u32 top32memk = 4 * (GiB / KiB);
61
62 index = 3;
Damien Zammitf7060f12015-11-14 00:59:21 +110063
64 pci_domain_read_resources(dev);
65
66 /* Top of Upper Usable DRAM, including remap */
Damien Zammit02f47642016-01-18 16:37:41 +110067 touud = pci_read_config16(dev, TOUUD);
Damien Zammitf7060f12015-11-14 00:59:21 +110068 touud <<= 20;
69
70 /* Top of Lower Usable DRAM */
Damien Zammit02f47642016-01-18 16:37:41 +110071 tolud = pci_read_config16(dev, TOLUD) & 0xfff0;
Damien Zammitf7060f12015-11-14 00:59:21 +110072 tolud <<= 16;
73
74 /* Top of Memory - does not account for any UMA */
Damien Zammit02f47642016-01-18 16:37:41 +110075 tom = pci_read_config16(dev, TOM) & 0x1ff;
Damien Zammitf7060f12015-11-14 00:59:21 +110076 tom <<= 27;
77
Damien Zammit51fdb922016-01-18 18:34:52 +110078 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx ",
Damien Zammitf7060f12015-11-14 00:59:21 +110079 touud, tolud, tom);
80
81 tomk = tolud >> 10;
82
Damien Zammitf7060f12015-11-14 00:59:21 +110083 /* Graphics memory */
Damien Zammit51fdb922016-01-18 18:34:52 +110084 const u16 ggc = pci_read_config16(dev, GGC);
Damien Zammitf7060f12015-11-14 00:59:21 +110085 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
86 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
87 tomk -= gms_sizek;
88
89 /* GTT Graphics Stolen Memory Size (GGMS) */
90 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
91 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
92 tomk -= gsm_sizek;
93
Damien Zammit51fdb922016-01-18 18:34:52 +110094 const u32 tseg_basek = pci_read_config32(dev, TSEG) >> 10;
95 const u32 igd_basek = pci_read_config32(dev, GBSM) >> 10;
96 const u32 gtt_basek = pci_read_config32(dev, BGSM) >> 10;
Damien Zammitf7060f12015-11-14 00:59:21 +110097
Damien Zammit51fdb922016-01-18 18:34:52 +110098 /* Subtract TSEG size */
99 tseg_sizek = gtt_basek - tseg_basek;
100 tomk -= tseg_sizek;
Damien Zammitf7060f12015-11-14 00:59:21 +1100101
102 /* Report the memory regions */
Damien Zammit51fdb922016-01-18 18:34:52 +1100103 ram_resource(dev, index++, 0, 640);
104 ram_resource(dev, index++, 768, tomk - 768);
105 reserved_ram_resource(dev, index++, tseg_basek, tseg_sizek);
106 reserved_ram_resource(dev, index++, gtt_basek, gsm_sizek);
107 reserved_ram_resource(dev, index++, igd_basek, gms_sizek);
Damien Zammitf7060f12015-11-14 00:59:21 +1100108
109 /*
Damien Zammit51fdb922016-01-18 18:34:52 +1100110 * If > 4GB installed then memory from TOLUD to 4GB
Damien Zammitf7060f12015-11-14 00:59:21 +1100111 * is remapped above TOM, TOUUD will account for both
112 */
113 touud >>= 10; /* Convert to KB */
Damien Zammit51fdb922016-01-18 18:34:52 +1100114 if (touud > top32memk) {
115 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammitf7060f12015-11-14 00:59:21 +1100116 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Damien Zammit51fdb922016-01-18 18:34:52 +1100117 (touud - top32memk) >> 10);
Damien Zammitf7060f12015-11-14 00:59:21 +1100118 }
119
Damien Zammitf7060f12015-11-14 00:59:21 +1100120 if (decode_pciebar(&pcie_config_base, &pcie_config_size)) {
121 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x "
Damien Zammit51fdb922016-01-18 18:34:52 +1100122 "size=0x%x\n", pcie_config_base, pcie_config_size);
123 fixed_mem_resource(dev, index++, pcie_config_base >> 10,
Damien Zammitf7060f12015-11-14 00:59:21 +1100124 pcie_config_size >> 10, IORESOURCE_RESERVE);
125 }
126
Damien Zammit51fdb922016-01-18 18:34:52 +1100127 add_fixed_resources(dev, index);
Damien Zammitf7060f12015-11-14 00:59:21 +1100128}
129
Elyes HAOUAS62753602018-02-09 08:46:25 +0100130static void mch_domain_set_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100131{
Damien Zammit51fdb922016-01-18 18:34:52 +1100132 struct resource *res;
Damien Zammitf7060f12015-11-14 00:59:21 +1100133
Damien Zammit51fdb922016-01-18 18:34:52 +1100134 for (res = dev->resource_list; res; res = res->next)
135 report_resource_stored(dev, res, "");
Damien Zammitf7060f12015-11-14 00:59:21 +1100136
137 assign_resources(dev->link_list);
138}
139
Elyes HAOUAS62753602018-02-09 08:46:25 +0100140static void mch_domain_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100141{
142 u32 reg32;
143
144 /* Enable SERR */
145 reg32 = pci_read_config32(dev, PCI_COMMAND);
146 reg32 |= PCI_COMMAND_SERR;
147 pci_write_config32(dev, PCI_COMMAND, reg32);
148}
149
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100150static const char *northbridge_acpi_name(const struct device *dev)
151{
152 if (dev->path.type == DEVICE_PATH_DOMAIN)
153 return "PCI0";
154
155 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
156 return NULL;
157
158 switch (dev->path.pci.devfn) {
159 case PCI_DEVFN(0, 0):
160 return "MCHC";
161 }
162
163 return NULL;
164}
165
Damien Zammitf7060f12015-11-14 00:59:21 +1100166static struct device_operations pci_domain_ops = {
167 .read_resources = mch_domain_read_resources,
168 .set_resources = mch_domain_set_resources,
Damien Zammitf7060f12015-11-14 00:59:21 +1100169 .init = mch_domain_init,
170 .scan_bus = pci_domain_scan_bus,
Arthur Heymans3b633bb2017-04-28 22:36:17 +0200171 .acpi_fill_ssdt_generator = generate_cpu_entries,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100172 .acpi_name = northbridge_acpi_name,
Damien Zammitf7060f12015-11-14 00:59:21 +1100173};
174
Elyes HAOUAS62753602018-02-09 08:46:25 +0100175static void cpu_bus_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100176{
177 initialize_cpus(dev->link_list);
178}
179
180static struct device_operations cpu_bus_ops = {
181 .read_resources = DEVICE_NOOP,
182 .set_resources = DEVICE_NOOP,
183 .enable_resources = DEVICE_NOOP,
184 .init = cpu_bus_init,
Damien Zammitf7060f12015-11-14 00:59:21 +1100185};
186
187
Elyes HAOUAS62753602018-02-09 08:46:25 +0100188static void enable_dev(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100189{
190 /* Set the operations if it is a special bus type */
191 if (dev->path.type == DEVICE_PATH_DOMAIN) {
192 dev->ops = &pci_domain_ops;
Damien Zammitf7060f12015-11-14 00:59:21 +1100193 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
194 dev->ops = &cpu_bus_ops;
195 }
196}
197
Damien Zammitf7060f12015-11-14 00:59:21 +1100198struct chip_operations northbridge_intel_pineview_ops = {
199 CHIP_NAME("Intel Pineview Northbridge")
200 .enable_dev = enable_dev,
Damien Zammitf7060f12015-11-14 00:59:21 +1100201};