blob: 856eab3301d4fb20461e8fd7778cb7be1aa5e14e [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Damien Zammitf7060f12015-11-14 00:59:21 +11002
Arthur Heymans17ad4592018-08-06 15:35:28 +02003#include <cbmem.h>
Damien Zammitf7060f12015-11-14 00:59:21 +11004#include <console/console.h>
Elyes HAOUAS748caed2019-12-19 17:02:08 +01005#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Damien Zammitf7060f12015-11-14 00:59:21 +11007#include <stdint.h>
8#include <device/device.h>
Damien Zammitf7060f12015-11-14 00:59:21 +11009#include <boot/tables.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070010#include <acpi/acpi.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110011#include <northbridge/intel/pineview/pineview.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030012#include <cpu/intel/smm_reloc.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110013
Angel Pons39ff7032020-03-09 21:39:44 +010014/*
15 * Reserve everything between A segment and 1MB:
Damien Zammitf7060f12015-11-14 00:59:21 +110016 *
17 * 0xa0000 - 0xbffff: legacy VGA
Damien Zammit51fdb922016-01-18 18:34:52 +110018 * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel)
19 * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI
Damien Zammitf7060f12015-11-14 00:59:21 +110020 */
21static const int legacy_hole_base_k = 0xa0000 / 1024;
Damien Zammitf7060f12015-11-14 00:59:21 +110022
Elyes HAOUAS62753602018-02-09 08:46:25 +010023static void add_fixed_resources(struct device *dev, int index)
Damien Zammit51fdb922016-01-18 18:34:52 +110024{
25 struct resource *resource;
26
27 resource = new_resource(dev, index++);
28 resource->base = (resource_t) 0xfed00000;
29 resource->size = (resource_t) 0x00100000;
Angel Pons39ff7032020-03-09 21:39:44 +010030 resource->flags = IORESOURCE_MEM
31 | IORESOURCE_RESERVE
32 | IORESOURCE_FIXED
33 | IORESOURCE_STORED
34 | IORESOURCE_ASSIGNED;
Damien Zammit51fdb922016-01-18 18:34:52 +110035
Angel Pons39ff7032020-03-09 21:39:44 +010036 mmio_resource(dev, index++, legacy_hole_base_k, (0xc0000 >> 10) - legacy_hole_base_k);
37 reserved_ram_resource(dev, index++, 0xc0000 >> 10, (0x100000 - 0xc0000) >> 10);
Damien Zammit51fdb922016-01-18 18:34:52 +110038}
39
Elyes HAOUAS62753602018-02-09 08:46:25 +010040static void mch_domain_read_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +110041{
42 u64 tom, touud;
Damien Zammit51fdb922016-01-18 18:34:52 +110043 u32 tomk, tolud, tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +020044 u32 pcie_config_base, pcie_config_size, cbmem_topk, delta_cbmem;
Damien Zammit51fdb922016-01-18 18:34:52 +110045 u16 index;
46 const u32 top32memk = 4 * (GiB / KiB);
47
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030048 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans15e1b392018-06-26 21:06:13 +020049
Damien Zammit51fdb922016-01-18 18:34:52 +110050 index = 3;
Damien Zammitf7060f12015-11-14 00:59:21 +110051
52 pci_domain_read_resources(dev);
53
54 /* Top of Upper Usable DRAM, including remap */
Arthur Heymans15e1b392018-06-26 21:06:13 +020055 touud = pci_read_config16(mch, TOUUD);
Damien Zammitf7060f12015-11-14 00:59:21 +110056 touud <<= 20;
57
58 /* Top of Lower Usable DRAM */
Arthur Heymans15e1b392018-06-26 21:06:13 +020059 tolud = pci_read_config16(mch, TOLUD) & 0xfff0;
Damien Zammitf7060f12015-11-14 00:59:21 +110060 tolud <<= 16;
61
62 /* Top of Memory - does not account for any UMA */
Angel Pons39ff7032020-03-09 21:39:44 +010063 tom = pci_read_config16(mch, TOM) & 0x01ff;
Damien Zammitf7060f12015-11-14 00:59:21 +110064 tom <<= 27;
65
Angel Pons39ff7032020-03-09 21:39:44 +010066 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx ", touud, tolud, tom);
Damien Zammitf7060f12015-11-14 00:59:21 +110067
68 tomk = tolud >> 10;
69
Damien Zammitf7060f12015-11-14 00:59:21 +110070 /* Graphics memory */
Arthur Heymans15e1b392018-06-26 21:06:13 +020071 const u16 ggc = pci_read_config16(mch, GGC);
Damien Zammitf7060f12015-11-14 00:59:21 +110072 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
73 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
74 tomk -= gms_sizek;
75
76 /* GTT Graphics Stolen Memory Size (GGMS) */
77 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
78 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
79 tomk -= gsm_sizek;
80
Arthur Heymans15e1b392018-06-26 21:06:13 +020081 const u32 tseg_basek = pci_read_config32(mch, TSEG) >> 10;
82 const u32 igd_basek = pci_read_config32(mch, GBSM) >> 10;
83 const u32 gtt_basek = pci_read_config32(mch, BGSM) >> 10;
Damien Zammitf7060f12015-11-14 00:59:21 +110084
Damien Zammit51fdb922016-01-18 18:34:52 +110085 /* Subtract TSEG size */
86 tseg_sizek = gtt_basek - tseg_basek;
87 tomk -= tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +020088 printk(BIOS_DEBUG, "TSEG decoded, subtracting %dM\n", tseg_sizek >> 10);
89
90 /* cbmem_top can be shifted downwards due to alignment.
91 Mark the region between cbmem_top and tomk as unusable */
92 cbmem_topk = (uint32_t)cbmem_top() >> 10;
93 delta_cbmem = tomk - cbmem_topk;
94 tomk -= delta_cbmem;
95
Angel Pons39ff7032020-03-09 21:39:44 +010096 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOMK: 0x%xK\n", delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +110097
98 /* Report the memory regions */
Damien Zammit51fdb922016-01-18 18:34:52 +110099 ram_resource(dev, index++, 0, 640);
100 ram_resource(dev, index++, 768, tomk - 768);
101 reserved_ram_resource(dev, index++, tseg_basek, tseg_sizek);
Angel Pons39ff7032020-03-09 21:39:44 +0100102 reserved_ram_resource(dev, index++, gtt_basek, gsm_sizek);
103 reserved_ram_resource(dev, index++, igd_basek, gms_sizek);
Arthur Heymans17ad4592018-08-06 15:35:28 +0200104 reserved_ram_resource(dev, index++, cbmem_topk, delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100105
106 /*
Damien Zammit51fdb922016-01-18 18:34:52 +1100107 * If > 4GB installed then memory from TOLUD to 4GB
Damien Zammitf7060f12015-11-14 00:59:21 +1100108 * is remapped above TOM, TOUUD will account for both
109 */
110 touud >>= 10; /* Convert to KB */
Damien Zammit51fdb922016-01-18 18:34:52 +1100111 if (touud > top32memk) {
112 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammitf7060f12015-11-14 00:59:21 +1100113 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Angel Pons39ff7032020-03-09 21:39:44 +0100114 (touud - top32memk) >> 10);
Damien Zammitf7060f12015-11-14 00:59:21 +1100115 }
116
Damien Zammitf7060f12015-11-14 00:59:21 +1100117 if (decode_pciebar(&pcie_config_base, &pcie_config_size)) {
Angel Pons39ff7032020-03-09 21:39:44 +0100118 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x size=0x%x\n",
119 pcie_config_base, pcie_config_size);
120
Damien Zammit51fdb922016-01-18 18:34:52 +1100121 fixed_mem_resource(dev, index++, pcie_config_base >> 10,
Damien Zammitf7060f12015-11-14 00:59:21 +1100122 pcie_config_size >> 10, IORESOURCE_RESERVE);
123 }
124
Damien Zammit51fdb922016-01-18 18:34:52 +1100125 add_fixed_resources(dev, index);
Damien Zammitf7060f12015-11-14 00:59:21 +1100126}
127
Arthur Heymansde6bda62018-04-10 13:40:39 +0200128void northbridge_write_smram(u8 smram)
129{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300130 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymansde6bda62018-04-10 13:40:39 +0200131
132 if (dev == NULL)
133 die("could not find pci 00:00.0!\n");
134
135 pci_write_config8(dev, SMRAM, smram);
136}
137
Elyes HAOUAS62753602018-02-09 08:46:25 +0100138static void mch_domain_set_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100139{
Damien Zammit51fdb922016-01-18 18:34:52 +1100140 struct resource *res;
Damien Zammitf7060f12015-11-14 00:59:21 +1100141
Damien Zammit51fdb922016-01-18 18:34:52 +1100142 for (res = dev->resource_list; res; res = res->next)
143 report_resource_stored(dev, res, "");
Damien Zammitf7060f12015-11-14 00:59:21 +1100144
145 assign_resources(dev->link_list);
146}
147
Elyes HAOUAS62753602018-02-09 08:46:25 +0100148static void mch_domain_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100149{
Damien Zammitf7060f12015-11-14 00:59:21 +1100150 /* Enable SERR */
Elyes HAOUAS5ac723e2020-04-29 09:09:12 +0200151 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_SERR);
Damien Zammitf7060f12015-11-14 00:59:21 +1100152}
153
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100154static const char *northbridge_acpi_name(const struct device *dev)
155{
156 if (dev->path.type == DEVICE_PATH_DOMAIN)
157 return "PCI0";
158
159 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
160 return NULL;
161
162 switch (dev->path.pci.devfn) {
163 case PCI_DEVFN(0, 0):
164 return "MCHC";
165 }
166
167 return NULL;
168}
169
Damien Zammitf7060f12015-11-14 00:59:21 +1100170static struct device_operations pci_domain_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200171 .read_resources = mch_domain_read_resources,
172 .set_resources = mch_domain_set_resources,
173 .init = mch_domain_init,
174 .scan_bus = pci_domain_scan_bus,
175 .acpi_fill_ssdt = generate_cpu_entries,
176 .acpi_name = northbridge_acpi_name,
Damien Zammitf7060f12015-11-14 00:59:21 +1100177};
178
Damien Zammitf7060f12015-11-14 00:59:21 +1100179static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200180 .read_resources = noop_read_resources,
181 .set_resources = noop_set_resources,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300182 .init = mp_cpu_bus_init,
Damien Zammitf7060f12015-11-14 00:59:21 +1100183};
184
Elyes HAOUAS62753602018-02-09 08:46:25 +0100185static void enable_dev(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100186{
187 /* Set the operations if it is a special bus type */
188 if (dev->path.type == DEVICE_PATH_DOMAIN) {
189 dev->ops = &pci_domain_ops;
Damien Zammitf7060f12015-11-14 00:59:21 +1100190 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
191 dev->ops = &cpu_bus_ops;
192 }
193}
194
Damien Zammitf7060f12015-11-14 00:59:21 +1100195struct chip_operations northbridge_intel_pineview_ops = {
196 CHIP_NAME("Intel Pineview Northbridge")
197 .enable_dev = enable_dev,
Damien Zammitf7060f12015-11-14 00:59:21 +1100198};