blob: 94aed89fc2b4ab77259f4fa8ff13bf6a479e8cff [file] [log] [blame]
Damien Zammitf7060f12015-11-14 00:59:21 +11001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2009 coresystems GmbH
5 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Arthur Heymans17ad4592018-08-06 15:35:28 +020017#include <cbmem.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110018#include <console/console.h>
19#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020020#include <device/pci_ops.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110021#include <stdint.h>
22#include <device/device.h>
23#include <device/pci.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110024#include <stdlib.h>
25#include <string.h>
26#include <cpu/cpu.h>
27#include <boot/tables.h>
28#include <arch/acpi.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110029#include <northbridge/intel/pineview/pineview.h>
Arthur Heymansde6bda62018-04-10 13:40:39 +020030#include <cpu/intel/smm/gen1/smi.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110031
Damien Zammit51fdb922016-01-18 18:34:52 +110032/* Reserve everything between A segment and 1MB:
Damien Zammitf7060f12015-11-14 00:59:21 +110033 *
34 * 0xa0000 - 0xbffff: legacy VGA
Damien Zammit51fdb922016-01-18 18:34:52 +110035 * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel)
36 * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI
Damien Zammitf7060f12015-11-14 00:59:21 +110037 */
38static const int legacy_hole_base_k = 0xa0000 / 1024;
Damien Zammitf7060f12015-11-14 00:59:21 +110039
Elyes HAOUAS62753602018-02-09 08:46:25 +010040static void add_fixed_resources(struct device *dev, int index)
Damien Zammit51fdb922016-01-18 18:34:52 +110041{
42 struct resource *resource;
43
44 resource = new_resource(dev, index++);
45 resource->base = (resource_t) 0xfed00000;
46 resource->size = (resource_t) 0x00100000;
47 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
48 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
49
50 mmio_resource(dev, index++, legacy_hole_base_k,
51 (0xc0000 >> 10) - legacy_hole_base_k);
52 reserved_ram_resource(dev, index++, 0xc0000 >> 10,
53 (0x100000 - 0xc0000) >> 10);
54}
55
Elyes HAOUAS62753602018-02-09 08:46:25 +010056static void mch_domain_read_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +110057{
58 u64 tom, touud;
Damien Zammit51fdb922016-01-18 18:34:52 +110059 u32 tomk, tolud, tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +020060 u32 pcie_config_base, pcie_config_size, cbmem_topk, delta_cbmem;
Damien Zammit51fdb922016-01-18 18:34:52 +110061 u16 index;
62 const u32 top32memk = 4 * (GiB / KiB);
63
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030064 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans15e1b392018-06-26 21:06:13 +020065
Damien Zammit51fdb922016-01-18 18:34:52 +110066 index = 3;
Damien Zammitf7060f12015-11-14 00:59:21 +110067
68 pci_domain_read_resources(dev);
69
70 /* Top of Upper Usable DRAM, including remap */
Arthur Heymans15e1b392018-06-26 21:06:13 +020071 touud = pci_read_config16(mch, TOUUD);
Damien Zammitf7060f12015-11-14 00:59:21 +110072 touud <<= 20;
73
74 /* Top of Lower Usable DRAM */
Arthur Heymans15e1b392018-06-26 21:06:13 +020075 tolud = pci_read_config16(mch, TOLUD) & 0xfff0;
Damien Zammitf7060f12015-11-14 00:59:21 +110076 tolud <<= 16;
77
78 /* Top of Memory - does not account for any UMA */
Arthur Heymans15e1b392018-06-26 21:06:13 +020079 tom = pci_read_config16(mch, TOM) & 0x1ff;
Damien Zammitf7060f12015-11-14 00:59:21 +110080 tom <<= 27;
81
Damien Zammit51fdb922016-01-18 18:34:52 +110082 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx ",
Damien Zammitf7060f12015-11-14 00:59:21 +110083 touud, tolud, tom);
84
85 tomk = tolud >> 10;
86
Damien Zammitf7060f12015-11-14 00:59:21 +110087 /* Graphics memory */
Arthur Heymans15e1b392018-06-26 21:06:13 +020088 const u16 ggc = pci_read_config16(mch, GGC);
Damien Zammitf7060f12015-11-14 00:59:21 +110089 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
90 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
91 tomk -= gms_sizek;
92
93 /* GTT Graphics Stolen Memory Size (GGMS) */
94 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
95 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
96 tomk -= gsm_sizek;
97
Arthur Heymans15e1b392018-06-26 21:06:13 +020098 const u32 tseg_basek = pci_read_config32(mch, TSEG) >> 10;
99 const u32 igd_basek = pci_read_config32(mch, GBSM) >> 10;
100 const u32 gtt_basek = pci_read_config32(mch, BGSM) >> 10;
Damien Zammitf7060f12015-11-14 00:59:21 +1100101
Damien Zammit51fdb922016-01-18 18:34:52 +1100102 /* Subtract TSEG size */
103 tseg_sizek = gtt_basek - tseg_basek;
104 tomk -= tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +0200105 printk(BIOS_DEBUG, "TSEG decoded, subtracting %dM\n", tseg_sizek >> 10);
106
107 /* cbmem_top can be shifted downwards due to alignment.
108 Mark the region between cbmem_top and tomk as unusable */
109 cbmem_topk = (uint32_t)cbmem_top() >> 10;
110 delta_cbmem = tomk - cbmem_topk;
111 tomk -= delta_cbmem;
112
113 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOMK: 0x%xK\n",
114 delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100115
116 /* Report the memory regions */
Damien Zammit51fdb922016-01-18 18:34:52 +1100117 ram_resource(dev, index++, 0, 640);
118 ram_resource(dev, index++, 768, tomk - 768);
119 reserved_ram_resource(dev, index++, tseg_basek, tseg_sizek);
120 reserved_ram_resource(dev, index++, gtt_basek, gsm_sizek);
121 reserved_ram_resource(dev, index++, igd_basek, gms_sizek);
Arthur Heymans17ad4592018-08-06 15:35:28 +0200122 reserved_ram_resource(dev, index++, cbmem_topk, delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100123
124 /*
Damien Zammit51fdb922016-01-18 18:34:52 +1100125 * If > 4GB installed then memory from TOLUD to 4GB
Damien Zammitf7060f12015-11-14 00:59:21 +1100126 * is remapped above TOM, TOUUD will account for both
127 */
128 touud >>= 10; /* Convert to KB */
Damien Zammit51fdb922016-01-18 18:34:52 +1100129 if (touud > top32memk) {
130 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammitf7060f12015-11-14 00:59:21 +1100131 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Damien Zammit51fdb922016-01-18 18:34:52 +1100132 (touud - top32memk) >> 10);
Damien Zammitf7060f12015-11-14 00:59:21 +1100133 }
134
Damien Zammitf7060f12015-11-14 00:59:21 +1100135 if (decode_pciebar(&pcie_config_base, &pcie_config_size)) {
136 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x "
Damien Zammit51fdb922016-01-18 18:34:52 +1100137 "size=0x%x\n", pcie_config_base, pcie_config_size);
138 fixed_mem_resource(dev, index++, pcie_config_base >> 10,
Damien Zammitf7060f12015-11-14 00:59:21 +1100139 pcie_config_size >> 10, IORESOURCE_RESERVE);
140 }
141
Damien Zammit51fdb922016-01-18 18:34:52 +1100142 add_fixed_resources(dev, index);
Damien Zammitf7060f12015-11-14 00:59:21 +1100143}
144
Arthur Heymansde6bda62018-04-10 13:40:39 +0200145void northbridge_write_smram(u8 smram)
146{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300147 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymansde6bda62018-04-10 13:40:39 +0200148
149 if (dev == NULL)
150 die("could not find pci 00:00.0!\n");
151
152 pci_write_config8(dev, SMRAM, smram);
153}
154
Elyes HAOUAS62753602018-02-09 08:46:25 +0100155static void mch_domain_set_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100156{
Damien Zammit51fdb922016-01-18 18:34:52 +1100157 struct resource *res;
Damien Zammitf7060f12015-11-14 00:59:21 +1100158
Damien Zammit51fdb922016-01-18 18:34:52 +1100159 for (res = dev->resource_list; res; res = res->next)
160 report_resource_stored(dev, res, "");
Damien Zammitf7060f12015-11-14 00:59:21 +1100161
162 assign_resources(dev->link_list);
163}
164
Elyes HAOUAS62753602018-02-09 08:46:25 +0100165static void mch_domain_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100166{
167 u32 reg32;
168
169 /* Enable SERR */
170 reg32 = pci_read_config32(dev, PCI_COMMAND);
171 reg32 |= PCI_COMMAND_SERR;
172 pci_write_config32(dev, PCI_COMMAND, reg32);
173}
174
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100175static const char *northbridge_acpi_name(const struct device *dev)
176{
177 if (dev->path.type == DEVICE_PATH_DOMAIN)
178 return "PCI0";
179
180 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
181 return NULL;
182
183 switch (dev->path.pci.devfn) {
184 case PCI_DEVFN(0, 0):
185 return "MCHC";
186 }
187
188 return NULL;
189}
190
Damien Zammitf7060f12015-11-14 00:59:21 +1100191static struct device_operations pci_domain_ops = {
192 .read_resources = mch_domain_read_resources,
193 .set_resources = mch_domain_set_resources,
Damien Zammitf7060f12015-11-14 00:59:21 +1100194 .init = mch_domain_init,
195 .scan_bus = pci_domain_scan_bus,
Arthur Heymans3b633bb2017-04-28 22:36:17 +0200196 .acpi_fill_ssdt_generator = generate_cpu_entries,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100197 .acpi_name = northbridge_acpi_name,
Damien Zammitf7060f12015-11-14 00:59:21 +1100198};
199
Elyes HAOUAS62753602018-02-09 08:46:25 +0100200static void cpu_bus_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100201{
Arthur Heymans84fdda32018-04-10 15:18:38 +0200202 bsp_init_and_start_aps(dev->link_list);
Damien Zammitf7060f12015-11-14 00:59:21 +1100203}
204
205static struct device_operations cpu_bus_ops = {
206 .read_resources = DEVICE_NOOP,
207 .set_resources = DEVICE_NOOP,
208 .enable_resources = DEVICE_NOOP,
209 .init = cpu_bus_init,
Damien Zammitf7060f12015-11-14 00:59:21 +1100210};
211
212
Elyes HAOUAS62753602018-02-09 08:46:25 +0100213static void enable_dev(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100214{
215 /* Set the operations if it is a special bus type */
216 if (dev->path.type == DEVICE_PATH_DOMAIN) {
217 dev->ops = &pci_domain_ops;
Damien Zammitf7060f12015-11-14 00:59:21 +1100218 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
219 dev->ops = &cpu_bus_ops;
220 }
221}
222
Damien Zammitf7060f12015-11-14 00:59:21 +1100223struct chip_operations northbridge_intel_pineview_ops = {
224 CHIP_NAME("Intel Pineview Northbridge")
225 .enable_dev = enable_dev,
Damien Zammitf7060f12015-11-14 00:59:21 +1100226};