blob: 87443ca2f92ac2659202757fe247b278bdf73410 [file] [log] [blame]
Damien Zammitf7060f12015-11-14 00:59:21 +11001/*
2 * This file is part of the coreboot project.
3 *
Damien Zammitf7060f12015-11-14 00:59:21 +11004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
Arthur Heymans17ad4592018-08-06 15:35:28 +020015#include <cbmem.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110016#include <console/console.h>
Elyes HAOUAS748caed2019-12-19 17:02:08 +010017#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020018#include <device/pci_ops.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110019#include <stdint.h>
20#include <device/device.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110021#include <boot/tables.h>
22#include <arch/acpi.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110023#include <northbridge/intel/pineview/pineview.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030024#include <cpu/intel/smm_reloc.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110025
Angel Pons39ff7032020-03-09 21:39:44 +010026/*
27 * Reserve everything between A segment and 1MB:
Damien Zammitf7060f12015-11-14 00:59:21 +110028 *
29 * 0xa0000 - 0xbffff: legacy VGA
Damien Zammit51fdb922016-01-18 18:34:52 +110030 * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel)
31 * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI
Damien Zammitf7060f12015-11-14 00:59:21 +110032 */
33static const int legacy_hole_base_k = 0xa0000 / 1024;
Damien Zammitf7060f12015-11-14 00:59:21 +110034
Elyes HAOUAS62753602018-02-09 08:46:25 +010035static void add_fixed_resources(struct device *dev, int index)
Damien Zammit51fdb922016-01-18 18:34:52 +110036{
37 struct resource *resource;
38
39 resource = new_resource(dev, index++);
40 resource->base = (resource_t) 0xfed00000;
41 resource->size = (resource_t) 0x00100000;
Angel Pons39ff7032020-03-09 21:39:44 +010042 resource->flags = IORESOURCE_MEM
43 | IORESOURCE_RESERVE
44 | IORESOURCE_FIXED
45 | IORESOURCE_STORED
46 | IORESOURCE_ASSIGNED;
Damien Zammit51fdb922016-01-18 18:34:52 +110047
Angel Pons39ff7032020-03-09 21:39:44 +010048 mmio_resource(dev, index++, legacy_hole_base_k, (0xc0000 >> 10) - legacy_hole_base_k);
49 reserved_ram_resource(dev, index++, 0xc0000 >> 10, (0x100000 - 0xc0000) >> 10);
Damien Zammit51fdb922016-01-18 18:34:52 +110050}
51
Elyes HAOUAS62753602018-02-09 08:46:25 +010052static void mch_domain_read_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +110053{
54 u64 tom, touud;
Damien Zammit51fdb922016-01-18 18:34:52 +110055 u32 tomk, tolud, tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +020056 u32 pcie_config_base, pcie_config_size, cbmem_topk, delta_cbmem;
Damien Zammit51fdb922016-01-18 18:34:52 +110057 u16 index;
58 const u32 top32memk = 4 * (GiB / KiB);
59
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030060 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans15e1b392018-06-26 21:06:13 +020061
Damien Zammit51fdb922016-01-18 18:34:52 +110062 index = 3;
Damien Zammitf7060f12015-11-14 00:59:21 +110063
64 pci_domain_read_resources(dev);
65
66 /* Top of Upper Usable DRAM, including remap */
Arthur Heymans15e1b392018-06-26 21:06:13 +020067 touud = pci_read_config16(mch, TOUUD);
Damien Zammitf7060f12015-11-14 00:59:21 +110068 touud <<= 20;
69
70 /* Top of Lower Usable DRAM */
Arthur Heymans15e1b392018-06-26 21:06:13 +020071 tolud = pci_read_config16(mch, TOLUD) & 0xfff0;
Damien Zammitf7060f12015-11-14 00:59:21 +110072 tolud <<= 16;
73
74 /* Top of Memory - does not account for any UMA */
Angel Pons39ff7032020-03-09 21:39:44 +010075 tom = pci_read_config16(mch, TOM) & 0x01ff;
Damien Zammitf7060f12015-11-14 00:59:21 +110076 tom <<= 27;
77
Angel Pons39ff7032020-03-09 21:39:44 +010078 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx ", touud, tolud, tom);
Damien Zammitf7060f12015-11-14 00:59:21 +110079
80 tomk = tolud >> 10;
81
Damien Zammitf7060f12015-11-14 00:59:21 +110082 /* Graphics memory */
Arthur Heymans15e1b392018-06-26 21:06:13 +020083 const u16 ggc = pci_read_config16(mch, GGC);
Damien Zammitf7060f12015-11-14 00:59:21 +110084 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
85 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
86 tomk -= gms_sizek;
87
88 /* GTT Graphics Stolen Memory Size (GGMS) */
89 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
90 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
91 tomk -= gsm_sizek;
92
Arthur Heymans15e1b392018-06-26 21:06:13 +020093 const u32 tseg_basek = pci_read_config32(mch, TSEG) >> 10;
94 const u32 igd_basek = pci_read_config32(mch, GBSM) >> 10;
95 const u32 gtt_basek = pci_read_config32(mch, BGSM) >> 10;
Damien Zammitf7060f12015-11-14 00:59:21 +110096
Damien Zammit51fdb922016-01-18 18:34:52 +110097 /* Subtract TSEG size */
98 tseg_sizek = gtt_basek - tseg_basek;
99 tomk -= tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +0200100 printk(BIOS_DEBUG, "TSEG decoded, subtracting %dM\n", tseg_sizek >> 10);
101
102 /* cbmem_top can be shifted downwards due to alignment.
103 Mark the region between cbmem_top and tomk as unusable */
104 cbmem_topk = (uint32_t)cbmem_top() >> 10;
105 delta_cbmem = tomk - cbmem_topk;
106 tomk -= delta_cbmem;
107
Angel Pons39ff7032020-03-09 21:39:44 +0100108 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOMK: 0x%xK\n", delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100109
110 /* Report the memory regions */
Damien Zammit51fdb922016-01-18 18:34:52 +1100111 ram_resource(dev, index++, 0, 640);
112 ram_resource(dev, index++, 768, tomk - 768);
113 reserved_ram_resource(dev, index++, tseg_basek, tseg_sizek);
Angel Pons39ff7032020-03-09 21:39:44 +0100114 reserved_ram_resource(dev, index++, gtt_basek, gsm_sizek);
115 reserved_ram_resource(dev, index++, igd_basek, gms_sizek);
Arthur Heymans17ad4592018-08-06 15:35:28 +0200116 reserved_ram_resource(dev, index++, cbmem_topk, delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100117
118 /*
Damien Zammit51fdb922016-01-18 18:34:52 +1100119 * If > 4GB installed then memory from TOLUD to 4GB
Damien Zammitf7060f12015-11-14 00:59:21 +1100120 * is remapped above TOM, TOUUD will account for both
121 */
122 touud >>= 10; /* Convert to KB */
Damien Zammit51fdb922016-01-18 18:34:52 +1100123 if (touud > top32memk) {
124 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammitf7060f12015-11-14 00:59:21 +1100125 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Angel Pons39ff7032020-03-09 21:39:44 +0100126 (touud - top32memk) >> 10);
Damien Zammitf7060f12015-11-14 00:59:21 +1100127 }
128
Damien Zammitf7060f12015-11-14 00:59:21 +1100129 if (decode_pciebar(&pcie_config_base, &pcie_config_size)) {
Angel Pons39ff7032020-03-09 21:39:44 +0100130 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x size=0x%x\n",
131 pcie_config_base, pcie_config_size);
132
Damien Zammit51fdb922016-01-18 18:34:52 +1100133 fixed_mem_resource(dev, index++, pcie_config_base >> 10,
Damien Zammitf7060f12015-11-14 00:59:21 +1100134 pcie_config_size >> 10, IORESOURCE_RESERVE);
135 }
136
Damien Zammit51fdb922016-01-18 18:34:52 +1100137 add_fixed_resources(dev, index);
Damien Zammitf7060f12015-11-14 00:59:21 +1100138}
139
Arthur Heymansde6bda62018-04-10 13:40:39 +0200140void northbridge_write_smram(u8 smram)
141{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300142 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymansde6bda62018-04-10 13:40:39 +0200143
144 if (dev == NULL)
145 die("could not find pci 00:00.0!\n");
146
147 pci_write_config8(dev, SMRAM, smram);
148}
149
Elyes HAOUAS62753602018-02-09 08:46:25 +0100150static void mch_domain_set_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100151{
Damien Zammit51fdb922016-01-18 18:34:52 +1100152 struct resource *res;
Damien Zammitf7060f12015-11-14 00:59:21 +1100153
Damien Zammit51fdb922016-01-18 18:34:52 +1100154 for (res = dev->resource_list; res; res = res->next)
155 report_resource_stored(dev, res, "");
Damien Zammitf7060f12015-11-14 00:59:21 +1100156
157 assign_resources(dev->link_list);
158}
159
Elyes HAOUAS62753602018-02-09 08:46:25 +0100160static void mch_domain_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100161{
162 u32 reg32;
163
164 /* Enable SERR */
165 reg32 = pci_read_config32(dev, PCI_COMMAND);
166 reg32 |= PCI_COMMAND_SERR;
167 pci_write_config32(dev, PCI_COMMAND, reg32);
168}
169
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100170static const char *northbridge_acpi_name(const struct device *dev)
171{
172 if (dev->path.type == DEVICE_PATH_DOMAIN)
173 return "PCI0";
174
175 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
176 return NULL;
177
178 switch (dev->path.pci.devfn) {
179 case PCI_DEVFN(0, 0):
180 return "MCHC";
181 }
182
183 return NULL;
184}
185
Damien Zammitf7060f12015-11-14 00:59:21 +1100186static struct device_operations pci_domain_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200187 .read_resources = mch_domain_read_resources,
188 .set_resources = mch_domain_set_resources,
189 .init = mch_domain_init,
190 .scan_bus = pci_domain_scan_bus,
191 .acpi_fill_ssdt = generate_cpu_entries,
192 .acpi_name = northbridge_acpi_name,
Damien Zammitf7060f12015-11-14 00:59:21 +1100193};
194
Damien Zammitf7060f12015-11-14 00:59:21 +1100195static struct device_operations cpu_bus_ops = {
196 .read_resources = DEVICE_NOOP,
197 .set_resources = DEVICE_NOOP,
198 .enable_resources = DEVICE_NOOP,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300199 .init = mp_cpu_bus_init,
Damien Zammitf7060f12015-11-14 00:59:21 +1100200};
201
Elyes HAOUAS62753602018-02-09 08:46:25 +0100202static void enable_dev(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100203{
204 /* Set the operations if it is a special bus type */
205 if (dev->path.type == DEVICE_PATH_DOMAIN) {
206 dev->ops = &pci_domain_ops;
Damien Zammitf7060f12015-11-14 00:59:21 +1100207 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
208 dev->ops = &cpu_bus_ops;
209 }
210}
211
Damien Zammitf7060f12015-11-14 00:59:21 +1100212struct chip_operations northbridge_intel_pineview_ops = {
213 CHIP_NAME("Intel Pineview Northbridge")
214 .enable_dev = enable_dev,
Damien Zammitf7060f12015-11-14 00:59:21 +1100215};