blob: cde2a2a6811d5ad9275813c71c56d34543e4dc58 [file] [log] [blame]
Damien Zammitf7060f12015-11-14 00:59:21 +11001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2009 coresystems GmbH
5 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Arthur Heymans17ad4592018-08-06 15:35:28 +020017#include <cbmem.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110018#include <console/console.h>
Elyes HAOUAS748caed2019-12-19 17:02:08 +010019#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020020#include <device/pci_ops.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110021#include <stdint.h>
22#include <device/device.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110023#include <boot/tables.h>
24#include <arch/acpi.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110025#include <northbridge/intel/pineview/pineview.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030026#include <cpu/intel/smm_reloc.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110027
Angel Pons39ff7032020-03-09 21:39:44 +010028/*
29 * Reserve everything between A segment and 1MB:
Damien Zammitf7060f12015-11-14 00:59:21 +110030 *
31 * 0xa0000 - 0xbffff: legacy VGA
Damien Zammit51fdb922016-01-18 18:34:52 +110032 * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel)
33 * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI
Damien Zammitf7060f12015-11-14 00:59:21 +110034 */
35static const int legacy_hole_base_k = 0xa0000 / 1024;
Damien Zammitf7060f12015-11-14 00:59:21 +110036
Elyes HAOUAS62753602018-02-09 08:46:25 +010037static void add_fixed_resources(struct device *dev, int index)
Damien Zammit51fdb922016-01-18 18:34:52 +110038{
39 struct resource *resource;
40
41 resource = new_resource(dev, index++);
42 resource->base = (resource_t) 0xfed00000;
43 resource->size = (resource_t) 0x00100000;
Angel Pons39ff7032020-03-09 21:39:44 +010044 resource->flags = IORESOURCE_MEM
45 | IORESOURCE_RESERVE
46 | IORESOURCE_FIXED
47 | IORESOURCE_STORED
48 | IORESOURCE_ASSIGNED;
Damien Zammit51fdb922016-01-18 18:34:52 +110049
Angel Pons39ff7032020-03-09 21:39:44 +010050 mmio_resource(dev, index++, legacy_hole_base_k, (0xc0000 >> 10) - legacy_hole_base_k);
51 reserved_ram_resource(dev, index++, 0xc0000 >> 10, (0x100000 - 0xc0000) >> 10);
Damien Zammit51fdb922016-01-18 18:34:52 +110052}
53
Elyes HAOUAS62753602018-02-09 08:46:25 +010054static void mch_domain_read_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +110055{
56 u64 tom, touud;
Damien Zammit51fdb922016-01-18 18:34:52 +110057 u32 tomk, tolud, tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +020058 u32 pcie_config_base, pcie_config_size, cbmem_topk, delta_cbmem;
Damien Zammit51fdb922016-01-18 18:34:52 +110059 u16 index;
60 const u32 top32memk = 4 * (GiB / KiB);
61
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030062 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans15e1b392018-06-26 21:06:13 +020063
Damien Zammit51fdb922016-01-18 18:34:52 +110064 index = 3;
Damien Zammitf7060f12015-11-14 00:59:21 +110065
66 pci_domain_read_resources(dev);
67
68 /* Top of Upper Usable DRAM, including remap */
Arthur Heymans15e1b392018-06-26 21:06:13 +020069 touud = pci_read_config16(mch, TOUUD);
Damien Zammitf7060f12015-11-14 00:59:21 +110070 touud <<= 20;
71
72 /* Top of Lower Usable DRAM */
Arthur Heymans15e1b392018-06-26 21:06:13 +020073 tolud = pci_read_config16(mch, TOLUD) & 0xfff0;
Damien Zammitf7060f12015-11-14 00:59:21 +110074 tolud <<= 16;
75
76 /* Top of Memory - does not account for any UMA */
Angel Pons39ff7032020-03-09 21:39:44 +010077 tom = pci_read_config16(mch, TOM) & 0x01ff;
Damien Zammitf7060f12015-11-14 00:59:21 +110078 tom <<= 27;
79
Angel Pons39ff7032020-03-09 21:39:44 +010080 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx ", touud, tolud, tom);
Damien Zammitf7060f12015-11-14 00:59:21 +110081
82 tomk = tolud >> 10;
83
Damien Zammitf7060f12015-11-14 00:59:21 +110084 /* Graphics memory */
Arthur Heymans15e1b392018-06-26 21:06:13 +020085 const u16 ggc = pci_read_config16(mch, GGC);
Damien Zammitf7060f12015-11-14 00:59:21 +110086 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
87 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
88 tomk -= gms_sizek;
89
90 /* GTT Graphics Stolen Memory Size (GGMS) */
91 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
92 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
93 tomk -= gsm_sizek;
94
Arthur Heymans15e1b392018-06-26 21:06:13 +020095 const u32 tseg_basek = pci_read_config32(mch, TSEG) >> 10;
96 const u32 igd_basek = pci_read_config32(mch, GBSM) >> 10;
97 const u32 gtt_basek = pci_read_config32(mch, BGSM) >> 10;
Damien Zammitf7060f12015-11-14 00:59:21 +110098
Damien Zammit51fdb922016-01-18 18:34:52 +110099 /* Subtract TSEG size */
100 tseg_sizek = gtt_basek - tseg_basek;
101 tomk -= tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +0200102 printk(BIOS_DEBUG, "TSEG decoded, subtracting %dM\n", tseg_sizek >> 10);
103
104 /* cbmem_top can be shifted downwards due to alignment.
105 Mark the region between cbmem_top and tomk as unusable */
106 cbmem_topk = (uint32_t)cbmem_top() >> 10;
107 delta_cbmem = tomk - cbmem_topk;
108 tomk -= delta_cbmem;
109
Angel Pons39ff7032020-03-09 21:39:44 +0100110 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOMK: 0x%xK\n", delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100111
112 /* Report the memory regions */
Damien Zammit51fdb922016-01-18 18:34:52 +1100113 ram_resource(dev, index++, 0, 640);
114 ram_resource(dev, index++, 768, tomk - 768);
115 reserved_ram_resource(dev, index++, tseg_basek, tseg_sizek);
Angel Pons39ff7032020-03-09 21:39:44 +0100116 reserved_ram_resource(dev, index++, gtt_basek, gsm_sizek);
117 reserved_ram_resource(dev, index++, igd_basek, gms_sizek);
Arthur Heymans17ad4592018-08-06 15:35:28 +0200118 reserved_ram_resource(dev, index++, cbmem_topk, delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100119
120 /*
Damien Zammit51fdb922016-01-18 18:34:52 +1100121 * If > 4GB installed then memory from TOLUD to 4GB
Damien Zammitf7060f12015-11-14 00:59:21 +1100122 * is remapped above TOM, TOUUD will account for both
123 */
124 touud >>= 10; /* Convert to KB */
Damien Zammit51fdb922016-01-18 18:34:52 +1100125 if (touud > top32memk) {
126 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammitf7060f12015-11-14 00:59:21 +1100127 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Angel Pons39ff7032020-03-09 21:39:44 +0100128 (touud - top32memk) >> 10);
Damien Zammitf7060f12015-11-14 00:59:21 +1100129 }
130
Damien Zammitf7060f12015-11-14 00:59:21 +1100131 if (decode_pciebar(&pcie_config_base, &pcie_config_size)) {
Angel Pons39ff7032020-03-09 21:39:44 +0100132 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x size=0x%x\n",
133 pcie_config_base, pcie_config_size);
134
Damien Zammit51fdb922016-01-18 18:34:52 +1100135 fixed_mem_resource(dev, index++, pcie_config_base >> 10,
Damien Zammitf7060f12015-11-14 00:59:21 +1100136 pcie_config_size >> 10, IORESOURCE_RESERVE);
137 }
138
Damien Zammit51fdb922016-01-18 18:34:52 +1100139 add_fixed_resources(dev, index);
Damien Zammitf7060f12015-11-14 00:59:21 +1100140}
141
Arthur Heymansde6bda62018-04-10 13:40:39 +0200142void northbridge_write_smram(u8 smram)
143{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300144 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymansde6bda62018-04-10 13:40:39 +0200145
146 if (dev == NULL)
147 die("could not find pci 00:00.0!\n");
148
149 pci_write_config8(dev, SMRAM, smram);
150}
151
Elyes HAOUAS62753602018-02-09 08:46:25 +0100152static void mch_domain_set_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100153{
Damien Zammit51fdb922016-01-18 18:34:52 +1100154 struct resource *res;
Damien Zammitf7060f12015-11-14 00:59:21 +1100155
Damien Zammit51fdb922016-01-18 18:34:52 +1100156 for (res = dev->resource_list; res; res = res->next)
157 report_resource_stored(dev, res, "");
Damien Zammitf7060f12015-11-14 00:59:21 +1100158
159 assign_resources(dev->link_list);
160}
161
Elyes HAOUAS62753602018-02-09 08:46:25 +0100162static void mch_domain_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100163{
164 u32 reg32;
165
166 /* Enable SERR */
167 reg32 = pci_read_config32(dev, PCI_COMMAND);
168 reg32 |= PCI_COMMAND_SERR;
169 pci_write_config32(dev, PCI_COMMAND, reg32);
170}
171
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100172static const char *northbridge_acpi_name(const struct device *dev)
173{
174 if (dev->path.type == DEVICE_PATH_DOMAIN)
175 return "PCI0";
176
177 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
178 return NULL;
179
180 switch (dev->path.pci.devfn) {
181 case PCI_DEVFN(0, 0):
182 return "MCHC";
183 }
184
185 return NULL;
186}
187
Damien Zammitf7060f12015-11-14 00:59:21 +1100188static struct device_operations pci_domain_ops = {
Angel Pons39ff7032020-03-09 21:39:44 +0100189 .read_resources = mch_domain_read_resources,
190 .set_resources = mch_domain_set_resources,
191 .init = mch_domain_init,
192 .scan_bus = pci_domain_scan_bus,
Arthur Heymans3b633bb2017-04-28 22:36:17 +0200193 .acpi_fill_ssdt_generator = generate_cpu_entries,
Angel Pons39ff7032020-03-09 21:39:44 +0100194 .acpi_name = northbridge_acpi_name,
Damien Zammitf7060f12015-11-14 00:59:21 +1100195};
196
Damien Zammitf7060f12015-11-14 00:59:21 +1100197static struct device_operations cpu_bus_ops = {
198 .read_resources = DEVICE_NOOP,
199 .set_resources = DEVICE_NOOP,
200 .enable_resources = DEVICE_NOOP,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300201 .init = mp_cpu_bus_init,
Damien Zammitf7060f12015-11-14 00:59:21 +1100202};
203
Elyes HAOUAS62753602018-02-09 08:46:25 +0100204static void enable_dev(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100205{
206 /* Set the operations if it is a special bus type */
207 if (dev->path.type == DEVICE_PATH_DOMAIN) {
208 dev->ops = &pci_domain_ops;
Damien Zammitf7060f12015-11-14 00:59:21 +1100209 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
210 dev->ops = &cpu_bus_ops;
211 }
212}
213
Damien Zammitf7060f12015-11-14 00:59:21 +1100214struct chip_operations northbridge_intel_pineview_ops = {
215 CHIP_NAME("Intel Pineview Northbridge")
216 .enable_dev = enable_dev,
Damien Zammitf7060f12015-11-14 00:59:21 +1100217};