blob: 2647bcc968ff6ce9b626a3a54da91ab63e8bcb09 [file] [log] [blame]
Damien Zammitf7060f12015-11-14 00:59:21 +11001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2009 coresystems GmbH
5 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Arthur Heymans17ad4592018-08-06 15:35:28 +020017#include <cbmem.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110018#include <console/console.h>
19#include <arch/io.h>
20#include <stdint.h>
21#include <device/device.h>
22#include <device/pci.h>
23#include <device/pci_ids.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110024#include <stdlib.h>
25#include <string.h>
26#include <cpu/cpu.h>
27#include <boot/tables.h>
28#include <arch/acpi.h>
Damien Zammitf7060f12015-11-14 00:59:21 +110029#include <northbridge/intel/pineview/pineview.h>
30
Damien Zammit51fdb922016-01-18 18:34:52 +110031/* Reserve everything between A segment and 1MB:
Damien Zammitf7060f12015-11-14 00:59:21 +110032 *
33 * 0xa0000 - 0xbffff: legacy VGA
Damien Zammit51fdb922016-01-18 18:34:52 +110034 * 0xc0000 - 0xcffff: VGA OPROM (needed by kernel)
35 * 0xe0000 - 0xfffff: SeaBIOS, if used, otherwise DMI
Damien Zammitf7060f12015-11-14 00:59:21 +110036 */
37static const int legacy_hole_base_k = 0xa0000 / 1024;
Damien Zammitf7060f12015-11-14 00:59:21 +110038
Elyes HAOUAS62753602018-02-09 08:46:25 +010039static void add_fixed_resources(struct device *dev, int index)
Damien Zammit51fdb922016-01-18 18:34:52 +110040{
41 struct resource *resource;
42
43 resource = new_resource(dev, index++);
44 resource->base = (resource_t) 0xfed00000;
45 resource->size = (resource_t) 0x00100000;
46 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
47 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
48
49 mmio_resource(dev, index++, legacy_hole_base_k,
50 (0xc0000 >> 10) - legacy_hole_base_k);
51 reserved_ram_resource(dev, index++, 0xc0000 >> 10,
52 (0x100000 - 0xc0000) >> 10);
53}
54
Elyes HAOUAS62753602018-02-09 08:46:25 +010055static void mch_domain_read_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +110056{
57 u64 tom, touud;
Damien Zammit51fdb922016-01-18 18:34:52 +110058 u32 tomk, tolud, tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +020059 u32 pcie_config_base, pcie_config_size, cbmem_topk, delta_cbmem;
Damien Zammit51fdb922016-01-18 18:34:52 +110060 u16 index;
61 const u32 top32memk = 4 * (GiB / KiB);
62
Arthur Heymans15e1b392018-06-26 21:06:13 +020063 struct device *mch = dev_find_slot(0, PCI_DEVFN(0, 0));
64
Damien Zammit51fdb922016-01-18 18:34:52 +110065 index = 3;
Damien Zammitf7060f12015-11-14 00:59:21 +110066
67 pci_domain_read_resources(dev);
68
69 /* Top of Upper Usable DRAM, including remap */
Arthur Heymans15e1b392018-06-26 21:06:13 +020070 touud = pci_read_config16(mch, TOUUD);
Damien Zammitf7060f12015-11-14 00:59:21 +110071 touud <<= 20;
72
73 /* Top of Lower Usable DRAM */
Arthur Heymans15e1b392018-06-26 21:06:13 +020074 tolud = pci_read_config16(mch, TOLUD) & 0xfff0;
Damien Zammitf7060f12015-11-14 00:59:21 +110075 tolud <<= 16;
76
77 /* Top of Memory - does not account for any UMA */
Arthur Heymans15e1b392018-06-26 21:06:13 +020078 tom = pci_read_config16(mch, TOM) & 0x1ff;
Damien Zammitf7060f12015-11-14 00:59:21 +110079 tom <<= 27;
80
Damien Zammit51fdb922016-01-18 18:34:52 +110081 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx ",
Damien Zammitf7060f12015-11-14 00:59:21 +110082 touud, tolud, tom);
83
84 tomk = tolud >> 10;
85
Damien Zammitf7060f12015-11-14 00:59:21 +110086 /* Graphics memory */
Arthur Heymans15e1b392018-06-26 21:06:13 +020087 const u16 ggc = pci_read_config16(mch, GGC);
Damien Zammitf7060f12015-11-14 00:59:21 +110088 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
89 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
90 tomk -= gms_sizek;
91
92 /* GTT Graphics Stolen Memory Size (GGMS) */
93 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
94 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
95 tomk -= gsm_sizek;
96
Arthur Heymans15e1b392018-06-26 21:06:13 +020097 const u32 tseg_basek = pci_read_config32(mch, TSEG) >> 10;
98 const u32 igd_basek = pci_read_config32(mch, GBSM) >> 10;
99 const u32 gtt_basek = pci_read_config32(mch, BGSM) >> 10;
Damien Zammitf7060f12015-11-14 00:59:21 +1100100
Damien Zammit51fdb922016-01-18 18:34:52 +1100101 /* Subtract TSEG size */
102 tseg_sizek = gtt_basek - tseg_basek;
103 tomk -= tseg_sizek;
Arthur Heymans17ad4592018-08-06 15:35:28 +0200104 printk(BIOS_DEBUG, "TSEG decoded, subtracting %dM\n", tseg_sizek >> 10);
105
106 /* cbmem_top can be shifted downwards due to alignment.
107 Mark the region between cbmem_top and tomk as unusable */
108 cbmem_topk = (uint32_t)cbmem_top() >> 10;
109 delta_cbmem = tomk - cbmem_topk;
110 tomk -= delta_cbmem;
111
112 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOMK: 0x%xK\n",
113 delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100114
115 /* Report the memory regions */
Damien Zammit51fdb922016-01-18 18:34:52 +1100116 ram_resource(dev, index++, 0, 640);
117 ram_resource(dev, index++, 768, tomk - 768);
118 reserved_ram_resource(dev, index++, tseg_basek, tseg_sizek);
119 reserved_ram_resource(dev, index++, gtt_basek, gsm_sizek);
120 reserved_ram_resource(dev, index++, igd_basek, gms_sizek);
Arthur Heymans17ad4592018-08-06 15:35:28 +0200121 reserved_ram_resource(dev, index++, cbmem_topk, delta_cbmem);
Damien Zammitf7060f12015-11-14 00:59:21 +1100122
123 /*
Damien Zammit51fdb922016-01-18 18:34:52 +1100124 * If > 4GB installed then memory from TOLUD to 4GB
Damien Zammitf7060f12015-11-14 00:59:21 +1100125 * is remapped above TOM, TOUUD will account for both
126 */
127 touud >>= 10; /* Convert to KB */
Damien Zammit51fdb922016-01-18 18:34:52 +1100128 if (touud > top32memk) {
129 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammitf7060f12015-11-14 00:59:21 +1100130 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Damien Zammit51fdb922016-01-18 18:34:52 +1100131 (touud - top32memk) >> 10);
Damien Zammitf7060f12015-11-14 00:59:21 +1100132 }
133
Damien Zammitf7060f12015-11-14 00:59:21 +1100134 if (decode_pciebar(&pcie_config_base, &pcie_config_size)) {
135 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x "
Damien Zammit51fdb922016-01-18 18:34:52 +1100136 "size=0x%x\n", pcie_config_base, pcie_config_size);
137 fixed_mem_resource(dev, index++, pcie_config_base >> 10,
Damien Zammitf7060f12015-11-14 00:59:21 +1100138 pcie_config_size >> 10, IORESOURCE_RESERVE);
139 }
140
Damien Zammit51fdb922016-01-18 18:34:52 +1100141 add_fixed_resources(dev, index);
Damien Zammitf7060f12015-11-14 00:59:21 +1100142}
143
Elyes HAOUAS62753602018-02-09 08:46:25 +0100144static void mch_domain_set_resources(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100145{
Damien Zammit51fdb922016-01-18 18:34:52 +1100146 struct resource *res;
Damien Zammitf7060f12015-11-14 00:59:21 +1100147
Damien Zammit51fdb922016-01-18 18:34:52 +1100148 for (res = dev->resource_list; res; res = res->next)
149 report_resource_stored(dev, res, "");
Damien Zammitf7060f12015-11-14 00:59:21 +1100150
151 assign_resources(dev->link_list);
152}
153
Elyes HAOUAS62753602018-02-09 08:46:25 +0100154static void mch_domain_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100155{
156 u32 reg32;
157
158 /* Enable SERR */
159 reg32 = pci_read_config32(dev, PCI_COMMAND);
160 reg32 |= PCI_COMMAND_SERR;
161 pci_write_config32(dev, PCI_COMMAND, reg32);
162}
163
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100164static const char *northbridge_acpi_name(const struct device *dev)
165{
166 if (dev->path.type == DEVICE_PATH_DOMAIN)
167 return "PCI0";
168
169 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
170 return NULL;
171
172 switch (dev->path.pci.devfn) {
173 case PCI_DEVFN(0, 0):
174 return "MCHC";
175 }
176
177 return NULL;
178}
179
Damien Zammitf7060f12015-11-14 00:59:21 +1100180static struct device_operations pci_domain_ops = {
181 .read_resources = mch_domain_read_resources,
182 .set_resources = mch_domain_set_resources,
Damien Zammitf7060f12015-11-14 00:59:21 +1100183 .init = mch_domain_init,
184 .scan_bus = pci_domain_scan_bus,
Arthur Heymans3b633bb2017-04-28 22:36:17 +0200185 .acpi_fill_ssdt_generator = generate_cpu_entries,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100186 .acpi_name = northbridge_acpi_name,
Damien Zammitf7060f12015-11-14 00:59:21 +1100187};
188
Elyes HAOUAS62753602018-02-09 08:46:25 +0100189static void cpu_bus_init(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100190{
191 initialize_cpus(dev->link_list);
192}
193
194static struct device_operations cpu_bus_ops = {
195 .read_resources = DEVICE_NOOP,
196 .set_resources = DEVICE_NOOP,
197 .enable_resources = DEVICE_NOOP,
198 .init = cpu_bus_init,
Damien Zammitf7060f12015-11-14 00:59:21 +1100199};
200
201
Elyes HAOUAS62753602018-02-09 08:46:25 +0100202static void enable_dev(struct device *dev)
Damien Zammitf7060f12015-11-14 00:59:21 +1100203{
204 /* Set the operations if it is a special bus type */
205 if (dev->path.type == DEVICE_PATH_DOMAIN) {
206 dev->ops = &pci_domain_ops;
Damien Zammitf7060f12015-11-14 00:59:21 +1100207 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
208 dev->ops = &cpu_bus_ops;
209 }
210}
211
Damien Zammitf7060f12015-11-14 00:59:21 +1100212struct chip_operations northbridge_intel_pineview_ops = {
213 CHIP_NAME("Intel Pineview Northbridge")
214 .enable_dev = enable_dev,
Damien Zammitf7060f12015-11-14 00:59:21 +1100215};