blob: fcfe2b659104f8264b745bba517bbb7d490b6281 [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001config SOC_INTEL_SKYLAKE
2 bool
3 help
4 Intel Skylake support
5
Rizwan Qureshi0700dca2017-02-09 15:57:45 +05306config SOC_INTEL_KABYLAKE
7 bool
8 default n
9 select SOC_INTEL_SKYLAKE
10 help
11 Intel Kabylake support
12
Lee Leahyb0005132015-05-12 18:19:47 -070013if SOC_INTEL_SKYLAKE
14
15config CPU_SPECIFIC_OPTIONS
16 def_bool y
Aaron Durbine0a49142016-07-13 23:20:51 -050017 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Vadim Bendebury5542bb62018-02-05 19:59:09 -080018 select ACPI_NHLT
Lee Leahyb0005132015-05-12 18:19:47 -070019 select ARCH_BOOTBLOCK_X86_32
Lee Leahyb0005132015-05-12 18:19:47 -070020 select ARCH_RAMSTAGE_X86_32
Lee Leahy1d14b3e2015-05-12 18:23:27 -070021 select ARCH_ROMSTAGE_X86_32
22 select ARCH_VERSTAGE_X86_32
Aaron Durbine4cc8cd2016-08-11 23:55:39 -050023 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Aaron Durbine8e118d2016-08-12 15:00:10 -050024 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahyb0005132015-05-12 18:19:47 -070025 select CACHE_MRC_SETTINGS
Kyösti Mälkki730df3c2016-06-18 07:39:31 +030026 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
Lee Leahyb0005132015-05-12 18:19:47 -070027 select COLLECT_TIMESTAMPS
Duncan Laurie135c2c42016-10-17 19:47:51 -070028 select COMMON_FADT
Nico Huber6275e342018-11-21 00:11:35 +010029 select CPU_INTEL_COMMON
Lee Leahyb0005132015-05-12 18:19:47 -070030 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Vadim Bendebury5542bb62018-02-05 19:59:09 -080031 select C_ENVIRONMENT_BOOTBLOCK
Matt DeVillier9e946072019-01-26 18:42:35 -060032 select FSP_M_XIP if MAINBOARD_USES_FSP2_0
33 select FSP_T_XIP if FSP_CAR
Aaron Durbinffdf9012015-07-24 13:00:36 -050034 select GENERIC_GPIO_LIB
Vadim Bendebury5542bb62018-02-05 19:59:09 -080035 select HAVE_FSP_GOP
Stefan Tauneref8b9572018-09-06 00:34:28 +020036 select INTEL_DESCRIPTOR_MODE_CAPABLE
Lee Leahyb0005132015-05-12 18:19:47 -070037 select HAVE_MONOTONIC_TIMER
38 select HAVE_SMI_HANDLER
Nico Huber2f1ef982018-11-07 16:24:50 +010039 select INTEL_CAR_NEM_ENHANCED
Patrick Rudolphc7edf182017-09-26 19:34:35 +020040 select INTEL_GMA_ACPI
Lee Leahyb0005132015-05-12 18:19:47 -070041 select IOAPIC
Duncan Laurie205ed2d2016-06-02 15:23:42 -070042 select MRC_SETTINGS_PROTECT
Vadim Bendebury5542bb62018-02-05 19:59:09 -080043 select NO_FIXED_XIP_ROM_SIZE
Lee Leahyb0005132015-05-12 18:19:47 -070044 select PARALLEL_MP
Furquan Shaikha5853582017-05-06 12:40:15 -070045 select PARALLEL_MP_AP_WORK
Subrata Banik93ebe492017-03-14 18:24:47 +053046 select PCIEX_LENGTH_64MB
Lee Leahy1d14b3e2015-05-12 18:23:27 -070047 select REG_SCRIPT
Subrata Banik46a71782017-06-02 18:52:24 +053048 select SA_ENABLE_DPR
Vadim Bendebury5542bb62018-02-05 19:59:09 -080049 select SMM_TSEG
50 select SMP
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020051 select PMC_GLOBAL_RESET_ENABLE_LOCK
Lee Leahy1d14b3e2015-05-12 18:23:27 -070052 select SOC_INTEL_COMMON
Duncan Lauriea1c8b34d2015-09-08 16:12:44 -070053 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banike074d622017-02-16 16:16:37 +053054 select SOC_INTEL_COMMON_BLOCK
Nico Huber2f1ef982018-11-07 16:24:50 +010055 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banikc4986eb2018-05-09 14:55:09 +053056 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Barnali Sarkar0a203d12017-05-04 18:02:17 +053057 select SOC_INTEL_COMMON_BLOCK_CPU
Barnali Sarkar73273862017-06-13 20:22:33 +053058 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Furquan Shaikh2c368892018-10-18 16:22:37 -070059 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Hannah Williams1760cd32017-04-06 20:54:11 -070060 select SOC_INTEL_COMMON_BLOCK_GPIO_LEGACY_MACROS
Vadim Bendebury5542bb62018-02-05 19:59:09 -080061 select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL
Furquan Shaikh05a6f292017-03-31 14:02:47 -070062 select SOC_INTEL_COMMON_BLOCK_GSPI
Furquan Shaikh31bff012018-09-29 23:31:04 -070063 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik93ebe492017-03-14 18:24:47 +053064 select SOC_INTEL_COMMON_BLOCK_SA
Pratik Prajapatia04aa3d2017-06-12 23:02:36 -070065 select SOC_INTEL_COMMON_BLOCK_SGX
Subrata Banikece173c2017-12-14 18:18:34 +053066 select SOC_INTEL_COMMON_BLOCK_SMM
67 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banikafa07f72018-05-24 12:21:06 +053068 select SOC_INTEL_COMMON_BLOCK_UART
Karthikeyan Ramasubramaniancc7cdb12019-03-20 11:38:01 -060069 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banikf513ceb2018-05-17 15:57:43 +053070 select SOC_INTEL_COMMON_PCH_BASE
Aaron Durbinc14a1a92016-06-28 15:41:07 -050071 select SOC_INTEL_COMMON_NHLT
Lee Leahy1d14b3e2015-05-12 18:23:27 -070072 select SOC_INTEL_COMMON_RESET
Lee Leahyb0005132015-05-12 18:19:47 -070073 select SSE2
74 select SUPPORT_CPU_UCODE_IN_CBFS
75 select TSC_CONSTANT_RATE
Aamir Bohra842776e2017-05-25 14:12:01 +053076 select TSC_MONOTONIC_TIMER
Lee Leahyb0005132015-05-12 18:19:47 -070077 select TSC_SYNC_MFENCE
78 select UDELAY_TSC
Lee Leahyb0005132015-05-12 18:19:47 -070079
Arthur Heymans27d3f712018-01-05 17:51:46 +010080config CPU_INTEL_NUM_FIT_ENTRIES
81 int
82 default 10
83
Naresh G Solankife517f62016-10-17 17:21:08 +053084config MAINBOARD_USES_FSP2_0
85 bool
86 default n
Naresh G Solankia2d40622016-08-30 20:47:13 +053087
88config USE_FSP2_0_DRIVER
Nico Huber956cfa32017-06-28 12:20:48 +020089 def_bool y
Naresh G Solankife517f62016-10-17 17:21:08 +053090 depends on MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +053091 select PLATFORM_USES_FSP2_0
Subrata Banik74558812018-01-25 11:41:04 +053092 select UDK_2015_BINDING
Nico Huber29cc3312018-06-06 17:40:02 +020093 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aaron Durbin79f07412017-04-16 21:49:29 -050094 select POSTCAR_CONSOLE
95 select POSTCAR_STAGE
Naresh G Solankia2d40622016-08-30 20:47:13 +053096
97config USE_FSP1_1_DRIVER
Nico Huber956cfa32017-06-28 12:20:48 +020098 def_bool y
Naresh G Solankife517f62016-10-17 17:21:08 +053099 depends on !MAINBOARD_USES_FSP2_0
Naresh G Solankia2d40622016-08-30 20:47:13 +0530100 select PLATFORM_USES_FSP1_1
Naresh G Solankia2d40622016-08-30 20:47:13 +0530101 select DISPLAY_FSP_ENTRY_POINTS
Nico Huber2f1ef982018-11-07 16:24:50 +0100102 select SKIP_FSP_CAR
Naresh G Solankia2d40622016-08-30 20:47:13 +0530103
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700104config CHROMEOS
105 select CHROMEOS_RAMOOPS_DYNAMIC
Julius Werner58c39382017-02-13 17:53:29 -0800106
107config VBOOT
Julius Werner58c39382017-02-13 17:53:29 -0800108 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800109 select VBOOT_MUST_REQUEST_DISPLAY
Furquan Shaikhb8257df2016-07-22 09:20:56 -0700110 select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT
Aaron Durbina6914d22016-08-24 08:49:29 -0500111 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700112 select VBOOT_VBNV_CMOS
113 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700114
Martin Roth59ff3402016-02-09 09:06:46 -0700115config CBFS_SIZE
116 hex
117 default 0x200000
118
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700119config CPU_ADDR_BITS
120 int
121 default 36
122
123config DCACHE_RAM_BASE
Arthur Heymans432ac612017-06-13 14:17:05 +0200124 hex
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700125 default 0xfef00000
126
127config DCACHE_RAM_SIZE
Arthur Heymans432ac612017-06-13 14:17:05 +0200128 hex
Rizwan Qureshi3ad63562016-08-14 15:48:33 +0530129 default 0x40000
Lee Leahyb0005132015-05-12 18:19:47 -0700130 help
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700131 The size of the cache-as-ram region required during bootblock
132 and/or romstage.
Lee Leahyb0005132015-05-12 18:19:47 -0700133
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530134config DCACHE_BSP_STACK_SIZE
135 hex
136 default 0x4000
137 help
138 The amount of anticipated stack usage in CAR by bootblock and
139 other stages.
140
141config C_ENV_BOOTBLOCK_SIZE
142 hex
Furquan Shaikh70385962016-08-24 10:28:30 -0700143 default 0xC000
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530144
Subrata Banik086730b2015-12-02 11:42:04 +0530145config EXCLUDE_NATIVE_SD_INTERFACE
146 bool
147 default n
148 help
149 If you set this option to n, will not use native SD controller.
150
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700151config HEAP_SIZE
152 hex
153 default 0x80000
154
155config IED_REGION_SIZE
156 hex
157 default 0x400000
158
Subrata Banike7ceae72017-03-08 17:59:40 +0530159config PCR_BASE_ADDRESS
160 hex
161 default 0xfd000000
162 help
163 This option allows you to select MMIO Base Address of sideband bus.
164
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700165config SMM_RESERVED_SIZE
166 hex
167 default 0x200000
168
169config SMM_TSEG_SIZE
170 hex
171 default 0x800000
172
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700173config VGA_BIOS_ID
174 string
175 default "8086,0406"
Lee Leahyb0005132015-05-12 18:19:47 -0700176
Teo Boon Tiong2fc06c82016-09-15 11:11:45 +0800177config SKYLAKE_SOC_PCH_H
178 bool
179 default n
180 help
181 Choose this option if you have a PCH-H chipset.
182
Aaron Durbined8a7232015-11-24 12:35:06 -0600183config NHLT_DMIC_2CH
184 bool
185 default n
186 help
187 Include DSP firmware settings for 2 channel DMIC array.
188
189config NHLT_DMIC_4CH
190 bool
191 default n
192 help
193 Include DSP firmware settings for 4 channel DMIC array.
194
195config NHLT_NAU88L25
196 bool
197 default n
198 help
199 Include DSP firmware settings for nau88l25 headset codec.
200
201config NHLT_MAX98357
202 bool
203 default n
204 help
205 Include DSP firmware settings for max98357 amplifier.
206
Duncan Lauriee6c8a382018-03-26 02:45:02 -0700207config NHLT_MAX98373
208 bool
209 default n
210 help
211 Include DSP firmware settings for max98373 amplifier.
212
Aaron Durbined8a7232015-11-24 12:35:06 -0600213config NHLT_SSM4567
214 bool
215 default n
216 help
217 Include DSP firmware settings for ssm4567 smart amplifier.
218
Duncan Laurie4a75a662017-03-02 10:13:51 -0800219config NHLT_RT5514
220 bool
221 default n
222 help
223 Include DSP firmware settings for rt5514 DSP.
224
Rizwan Qureshi17335fa2017-01-14 06:08:21 +0530225config NHLT_RT5663
226 bool
227 default n
228 help
229 Include DSP firmware settings for rt5663 headset codec.
230
231config NHLT_MAX98927
232 bool
233 default n
234 help
235 Include DSP firmware settings for max98927 amplifier.
236
Naveen Manohar83670c52017-11-04 02:55:09 +0530237config NHLT_DA7219
238 bool
239 default n
240 help
241 Include DSP firmware settings for DA7219 headset codec.
242
Patrick Georgi6539e102018-09-13 11:48:43 -0400243config FSP_HEADER_PATH
Patrick Georgic6382cd2018-10-26 22:03:17 +0200244 string "Location of FSP headers"
Patrick Georgi6539e102018-09-13 11:48:43 -0400245 depends on MAINBOARD_USES_FSP2_0
246 # Use KabylakeFsp for both Skylake and Kabylake as it supports both.
247 # SkylakeFsp is FSP 1.1 and therefore incompatible.
248 default "3rdparty/fsp/KabylakeFspBinPkg/Include/" if SOC_INTEL_SKYLAKE
249 default "3rdparty/fsp/KabylakeFspBinPkg/Include/" if SOC_INTEL_KABYLAKE
250
251config FSP_FD_PATH
252 string
253 depends on FSP_USE_REPO
254 default "3rdparty/fsp/KabylakeFspBinPkg/Fsp.fd" if SOC_INTEL_SKYLAKE
255 default "3rdparty/fsp/KabylakeFspBinPkg/Fsp.fd" if SOC_INTEL_KABYLAKE
256
Aaron Durbine56191e2016-08-11 09:50:49 -0500257config SPI_FLASH_INCLUDE_ALL_DRIVERS
258 bool
259 default n
260
Rizwan Qureshid8bb69a2016-11-08 21:01:09 +0530261config MAX_ROOT_PORTS
262 int
263 default 24 if PLATFORM_USES_FSP2_0
264 default 20 if PLATFORM_USES_FSP1_1
265
Jenny TC2864f852017-02-09 16:01:59 +0530266config NO_FADT_8042
267 bool
268 default n
269 help
270 Choose this option if you want to disable 8042 Keyboard
271
Aaron Durbin551e4be2018-04-10 09:24:54 -0600272config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Furquan Shaikh340908a2017-04-04 11:47:19 -0700273 int
274 default 120
275
Chris Chingb8dc63b2017-12-06 14:26:15 -0700276config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
277 int
Aaron Durbin551e4be2018-04-10 09:24:54 -0600278 default SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Chris Chingb8dc63b2017-12-06 14:26:15 -0700279
Furquan Shaikh05a6f292017-03-31 14:02:47 -0700280config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
281 int
282 default 2
283
Subrata Banikc4986eb2018-05-09 14:55:09 +0530284config SOC_INTEL_I2C_DEV_MAX
285 int
286 default 6
287
Aamir Bohra1041d392017-06-02 11:56:14 +0530288config CPU_BCLK_MHZ
289 int
290 default 100
291
Furquan Shaikh3406dd62017-08-04 15:58:26 -0700292# Clock divider parameters for 115200 baud rate
293config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
294 hex
295 default 0x30
296
297config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
298 hex
299 default 0xc35
300
Furquan Shaikha3ad9902018-03-21 10:45:08 -0700301config IFD_CHIPSET
302 string
303 default "sklkbl"
304
Lee Leahyb0005132015-05-12 18:19:47 -0700305endif