Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 1 | config SOC_INTEL_SKYLAKE |
| 2 | bool |
| 3 | help |
| 4 | Intel Skylake support |
| 5 | |
Rizwan Qureshi | 0700dca | 2017-02-09 15:57:45 +0530 | [diff] [blame] | 6 | config SOC_INTEL_KABYLAKE |
| 7 | bool |
| 8 | default n |
| 9 | select SOC_INTEL_SKYLAKE |
| 10 | help |
| 11 | Intel Kabylake support |
| 12 | |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 13 | if SOC_INTEL_SKYLAKE |
| 14 | |
| 15 | config CPU_SPECIFIC_OPTIONS |
| 16 | def_bool y |
Aaron Durbin | e0a4914 | 2016-07-13 23:20:51 -0500 | [diff] [blame] | 17 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
Vadim Bendebury | 5542bb6 | 2018-02-05 19:59:09 -0800 | [diff] [blame] | 18 | select ACPI_NHLT |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 19 | select ARCH_BOOTBLOCK_X86_32 |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 20 | select ARCH_RAMSTAGE_X86_32 |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 21 | select ARCH_ROMSTAGE_X86_32 |
| 22 | select ARCH_VERSTAGE_X86_32 |
Teo Boon Tiong | 673a4d0 | 2016-11-10 21:06:51 +0800 | [diff] [blame] | 23 | select BOOTBLOCK_CONSOLE |
Aaron Durbin | e4cc8cd | 2016-08-11 23:55:39 -0500 | [diff] [blame] | 24 | select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH |
Aaron Durbin | e8e118d | 2016-08-12 15:00:10 -0500 | [diff] [blame] | 25 | select BOOT_DEVICE_SUPPORTS_WRITES |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 26 | select CACHE_MRC_SETTINGS |
Kyösti Mälkki | 730df3c | 2016-06-18 07:39:31 +0300 | [diff] [blame] | 27 | select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 28 | select COLLECT_TIMESTAMPS |
Duncan Laurie | 135c2c4 | 2016-10-17 19:47:51 -0700 | [diff] [blame] | 29 | select COMMON_FADT |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 30 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
Vadim Bendebury | 5542bb6 | 2018-02-05 19:59:09 -0800 | [diff] [blame] | 31 | select C_ENVIRONMENT_BOOTBLOCK |
Aaron Durbin | ffdf901 | 2015-07-24 13:00:36 -0500 | [diff] [blame] | 32 | select GENERIC_GPIO_LIB |
Vadim Bendebury | 5542bb6 | 2018-02-05 19:59:09 -0800 | [diff] [blame] | 33 | select HAVE_FSP_GOP |
Stefan Tauner | ef8b957 | 2018-09-06 00:34:28 +0200 | [diff] [blame] | 34 | select INTEL_DESCRIPTOR_MODE_CAPABLE |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 35 | select HAVE_MONOTONIC_TIMER |
| 36 | select HAVE_SMI_HANDLER |
Patrick Rudolph | c7edf18 | 2017-09-26 19:34:35 +0200 | [diff] [blame] | 37 | select INTEL_GMA_ACPI |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 38 | select IOAPIC |
Duncan Laurie | 205ed2d | 2016-06-02 15:23:42 -0700 | [diff] [blame] | 39 | select MRC_SETTINGS_PROTECT |
Vadim Bendebury | 5542bb6 | 2018-02-05 19:59:09 -0800 | [diff] [blame] | 40 | select NO_FIXED_XIP_ROM_SIZE |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 41 | select PARALLEL_MP |
Furquan Shaikh | a585358 | 2017-05-06 12:40:15 -0700 | [diff] [blame] | 42 | select PARALLEL_MP_AP_WORK |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 43 | select PCIEXP_ASPM |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 44 | select PCIEXP_CLK_PM |
Vadim Bendebury | 5542bb6 | 2018-02-05 19:59:09 -0800 | [diff] [blame] | 45 | select PCIEXP_COMMON_CLOCK |
Aaron Durbin | 27d153c | 2015-07-13 13:50:34 -0500 | [diff] [blame] | 46 | select PCIEXP_L1_SUB_STATE |
Subrata Banik | 93ebe49 | 2017-03-14 18:24:47 +0530 | [diff] [blame] | 47 | select PCIEX_LENGTH_64MB |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 48 | select REG_SCRIPT |
Aaron Durbin | 16246ea | 2016-08-05 21:23:37 -0500 | [diff] [blame] | 49 | select RTC |
Subrata Banik | 46a7178 | 2017-06-02 18:52:24 +0530 | [diff] [blame] | 50 | select SA_ENABLE_DPR |
Vadim Bendebury | 5542bb6 | 2018-02-05 19:59:09 -0800 | [diff] [blame] | 51 | select SMM_TSEG |
| 52 | select SMP |
Julien Viard de Galbert | 2912e8e | 2018-08-14 16:15:26 +0200 | [diff] [blame] | 53 | select PMC_GLOBAL_RESET_ENABLE_LOCK |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 54 | select SOC_INTEL_COMMON |
Duncan Laurie | a1c8b34d | 2015-09-08 16:12:44 -0700 | [diff] [blame] | 55 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
Subrata Banik | e074d62 | 2017-02-16 16:16:37 +0530 | [diff] [blame] | 56 | select SOC_INTEL_COMMON_BLOCK |
Subrata Banik | c4986eb | 2018-05-09 14:55:09 +0530 | [diff] [blame] | 57 | select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG |
Barnali Sarkar | 0a203d1 | 2017-05-04 18:02:17 +0530 | [diff] [blame] | 58 | select SOC_INTEL_COMMON_BLOCK_CPU |
Barnali Sarkar | 7327386 | 2017-06-13 20:22:33 +0530 | [diff] [blame] | 59 | select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT |
Furquan Shaikh | 2c36889 | 2018-10-18 16:22:37 -0700 | [diff] [blame] | 60 | select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT |
Hannah Williams | 1760cd3 | 2017-04-06 20:54:11 -0700 | [diff] [blame] | 61 | select SOC_INTEL_COMMON_BLOCK_GPIO_LEGACY_MACROS |
Vadim Bendebury | 5542bb6 | 2018-02-05 19:59:09 -0800 | [diff] [blame] | 62 | select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL |
Furquan Shaikh | 05a6f29 | 2017-03-31 14:02:47 -0700 | [diff] [blame] | 63 | select SOC_INTEL_COMMON_BLOCK_GSPI |
Furquan Shaikh | 31bff01 | 2018-09-29 23:31:04 -0700 | [diff] [blame] | 64 | select SOC_INTEL_COMMON_BLOCK_HDA |
Subrata Banik | 93ebe49 | 2017-03-14 18:24:47 +0530 | [diff] [blame] | 65 | select SOC_INTEL_COMMON_BLOCK_SA |
Pratik Prajapati | a04aa3d | 2017-06-12 23:02:36 -0700 | [diff] [blame] | 66 | select SOC_INTEL_COMMON_BLOCK_SGX |
Subrata Banik | ece173c | 2017-12-14 18:18:34 +0530 | [diff] [blame] | 67 | select SOC_INTEL_COMMON_BLOCK_SMM |
| 68 | select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP |
Subrata Banik | afa07f7 | 2018-05-24 12:21:06 +0530 | [diff] [blame] | 69 | select SOC_INTEL_COMMON_BLOCK_UART |
Matt DeVillier | 969ef10 | 2018-03-21 20:47:52 -0500 | [diff] [blame] | 70 | select SOC_INTEL_COMMON_BLOCK_VMX |
Subrata Banik | f513ceb | 2018-05-17 15:57:43 +0530 | [diff] [blame] | 71 | select SOC_INTEL_COMMON_PCH_BASE |
Aaron Durbin | c14a1a9 | 2016-06-28 15:41:07 -0500 | [diff] [blame] | 72 | select SOC_INTEL_COMMON_NHLT |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 73 | select SOC_INTEL_COMMON_RESET |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 74 | select SSE2 |
| 75 | select SUPPORT_CPU_UCODE_IN_CBFS |
| 76 | select TSC_CONSTANT_RATE |
Aamir Bohra | 842776e | 2017-05-25 14:12:01 +0530 | [diff] [blame] | 77 | select TSC_MONOTONIC_TIMER |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 78 | select TSC_SYNC_MFENCE |
| 79 | select UDELAY_TSC |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 80 | |
Arthur Heymans | 27d3f71 | 2018-01-05 17:51:46 +0100 | [diff] [blame] | 81 | config CPU_INTEL_NUM_FIT_ENTRIES |
| 82 | int |
| 83 | default 10 |
| 84 | |
Naresh G Solanki | fe517f6 | 2016-10-17 17:21:08 +0530 | [diff] [blame] | 85 | config MAINBOARD_USES_FSP2_0 |
| 86 | bool |
| 87 | default n |
Naresh G Solanki | a2d4062 | 2016-08-30 20:47:13 +0530 | [diff] [blame] | 88 | |
| 89 | config USE_FSP2_0_DRIVER |
Nico Huber | 956cfa3 | 2017-06-28 12:20:48 +0200 | [diff] [blame] | 90 | def_bool y |
Naresh G Solanki | fe517f6 | 2016-10-17 17:21:08 +0530 | [diff] [blame] | 91 | depends on MAINBOARD_USES_FSP2_0 |
Naresh G Solanki | a2d4062 | 2016-08-30 20:47:13 +0530 | [diff] [blame] | 92 | select PLATFORM_USES_FSP2_0 |
Subrata Banik | 7455881 | 2018-01-25 11:41:04 +0530 | [diff] [blame] | 93 | select UDK_2015_BINDING |
Nico Huber | 29cc331 | 2018-06-06 17:40:02 +0200 | [diff] [blame] | 94 | select INTEL_GMA_ADD_VBT if RUN_FSP_GOP |
Aaron Durbin | 79f0741 | 2017-04-16 21:49:29 -0500 | [diff] [blame] | 95 | select POSTCAR_CONSOLE |
| 96 | select POSTCAR_STAGE |
Naresh G Solanki | a2d4062 | 2016-08-30 20:47:13 +0530 | [diff] [blame] | 97 | |
| 98 | config USE_FSP1_1_DRIVER |
Nico Huber | 956cfa3 | 2017-06-28 12:20:48 +0200 | [diff] [blame] | 99 | def_bool y |
Naresh G Solanki | fe517f6 | 2016-10-17 17:21:08 +0530 | [diff] [blame] | 100 | depends on !MAINBOARD_USES_FSP2_0 |
Naresh G Solanki | a2d4062 | 2016-08-30 20:47:13 +0530 | [diff] [blame] | 101 | select PLATFORM_USES_FSP1_1 |
Naresh G Solanki | a2d4062 | 2016-08-30 20:47:13 +0530 | [diff] [blame] | 102 | select DISPLAY_FSP_ENTRY_POINTS |
| 103 | |
Furquan Shaikh | 610a33a | 2016-07-22 16:17:53 -0700 | [diff] [blame] | 104 | config CHROMEOS |
| 105 | select CHROMEOS_RAMOOPS_DYNAMIC |
Julius Werner | 58c3938 | 2017-02-13 17:53:29 -0800 | [diff] [blame] | 106 | |
| 107 | config VBOOT |
| 108 | select VBOOT_EC_SLOW_UPDATE if VBOOT_EC_SOFTWARE_SYNC |
| 109 | select VBOOT_SEPARATE_VERSTAGE |
Furquan Shaikh | 610a33a | 2016-07-22 16:17:53 -0700 | [diff] [blame] | 110 | select VBOOT_OPROM_MATTERS |
Furquan Shaikh | b8257df | 2016-07-22 09:20:56 -0700 | [diff] [blame] | 111 | select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT |
Aaron Durbin | a6914d2 | 2016-08-24 08:49:29 -0500 | [diff] [blame] | 112 | select VBOOT_STARTS_IN_BOOTBLOCK |
Furquan Shaikh | 2a12e2e | 2016-07-25 11:48:03 -0700 | [diff] [blame] | 113 | select VBOOT_VBNV_CMOS |
| 114 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
Furquan Shaikh | 610a33a | 2016-07-22 16:17:53 -0700 | [diff] [blame] | 115 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 116 | config BOOTBLOCK_RESETS |
| 117 | string |
| 118 | default "soc/intel/common/reset.c" |
| 119 | |
Martin Roth | 59ff340 | 2016-02-09 09:06:46 -0700 | [diff] [blame] | 120 | config CBFS_SIZE |
| 121 | hex |
| 122 | default 0x200000 |
| 123 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 124 | config CPU_ADDR_BITS |
| 125 | int |
| 126 | default 36 |
| 127 | |
| 128 | config DCACHE_RAM_BASE |
Arthur Heymans | 432ac61 | 2017-06-13 14:17:05 +0200 | [diff] [blame] | 129 | hex |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 130 | default 0xfef00000 |
| 131 | |
| 132 | config DCACHE_RAM_SIZE |
Arthur Heymans | 432ac61 | 2017-06-13 14:17:05 +0200 | [diff] [blame] | 133 | hex |
Rizwan Qureshi | 3ad6356 | 2016-08-14 15:48:33 +0530 | [diff] [blame] | 134 | default 0x40000 |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 135 | help |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 136 | The size of the cache-as-ram region required during bootblock |
| 137 | and/or romstage. |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 138 | |
Subrata Banik | 68d5d8b | 2016-07-18 14:13:52 +0530 | [diff] [blame] | 139 | config DCACHE_BSP_STACK_SIZE |
| 140 | hex |
| 141 | default 0x4000 |
| 142 | help |
| 143 | The amount of anticipated stack usage in CAR by bootblock and |
| 144 | other stages. |
| 145 | |
| 146 | config C_ENV_BOOTBLOCK_SIZE |
| 147 | hex |
Furquan Shaikh | 7038596 | 2016-08-24 10:28:30 -0700 | [diff] [blame] | 148 | default 0xC000 |
Subrata Banik | 68d5d8b | 2016-07-18 14:13:52 +0530 | [diff] [blame] | 149 | |
Subrata Banik | 086730b | 2015-12-02 11:42:04 +0530 | [diff] [blame] | 150 | config EXCLUDE_NATIVE_SD_INTERFACE |
| 151 | bool |
| 152 | default n |
| 153 | help |
| 154 | If you set this option to n, will not use native SD controller. |
| 155 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 156 | config HEAP_SIZE |
| 157 | hex |
| 158 | default 0x80000 |
| 159 | |
| 160 | config IED_REGION_SIZE |
| 161 | hex |
| 162 | default 0x400000 |
| 163 | |
Subrata Banik | e7ceae7 | 2017-03-08 17:59:40 +0530 | [diff] [blame] | 164 | config PCR_BASE_ADDRESS |
| 165 | hex |
| 166 | default 0xfd000000 |
| 167 | help |
| 168 | This option allows you to select MMIO Base Address of sideband bus. |
| 169 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 170 | config SERIAL_CPU_INIT |
| 171 | bool |
| 172 | default n |
| 173 | |
| 174 | config SERIRQ_CONTINUOUS_MODE |
| 175 | bool |
pchandri | 1d77c72 | 2015-09-09 17:22:09 -0700 | [diff] [blame] | 176 | default n |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 177 | help |
| 178 | If you set this option to y, the serial IRQ machine will be |
| 179 | operated in continuous mode. |
| 180 | |
| 181 | config SMM_RESERVED_SIZE |
| 182 | hex |
| 183 | default 0x200000 |
| 184 | |
| 185 | config SMM_TSEG_SIZE |
| 186 | hex |
| 187 | default 0x800000 |
| 188 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 189 | config VGA_BIOS_ID |
| 190 | string |
| 191 | default "8086,0406" |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 192 | |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 193 | config UART_DEBUG |
| 194 | bool "Enable UART debug port." |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 195 | default n |
Martin Roth | 1afcb23 | 2015-08-15 17:36:15 -0600 | [diff] [blame] | 196 | select CONSOLE_SERIAL |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 197 | select DRIVERS_UART |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 198 | select DRIVERS_UART_8250MEM_32 |
Furquan Shaikh | b168db7 | 2016-08-01 19:37:38 -0700 | [diff] [blame] | 199 | select NO_UART_ON_SUPERIO |
Aaron Durbin | e33a172 | 2015-07-30 16:52:56 -0500 | [diff] [blame] | 200 | |
Subrata Banik | 19a7ade | 2017-08-14 11:55:10 +0530 | [diff] [blame] | 201 | config UART_FOR_CONSOLE |
| 202 | int "Index for LPSS UART port to use for console" |
| 203 | default 2 if DRIVERS_UART_8250MEM |
Subrata Banik | b045d4c | 2017-08-30 11:47:32 +0530 | [diff] [blame] | 204 | default 0 |
Subrata Banik | 19a7ade | 2017-08-14 11:55:10 +0530 | [diff] [blame] | 205 | help |
| 206 | Index for LPSS UART port to use for console: |
| 207 | 0 = LPSS UART0, 1 = LPSS UART1, 2 = LPSS UART2 |
| 208 | |
Teo Boon Tiong | 2fc06c8 | 2016-09-15 11:11:45 +0800 | [diff] [blame] | 209 | config SKYLAKE_SOC_PCH_H |
| 210 | bool |
| 211 | default n |
| 212 | help |
| 213 | Choose this option if you have a PCH-H chipset. |
| 214 | |
Aaron Durbin | 3953e39 | 2015-09-03 00:41:29 -0500 | [diff] [blame] | 215 | config CHIPSET_BOOTBLOCK_INCLUDE |
| 216 | string |
| 217 | default "soc/intel/skylake/bootblock/timestamp.inc" |
| 218 | |
Aaron Durbin | ed8a723 | 2015-11-24 12:35:06 -0600 | [diff] [blame] | 219 | config NHLT_DMIC_2CH |
| 220 | bool |
| 221 | default n |
| 222 | help |
| 223 | Include DSP firmware settings for 2 channel DMIC array. |
| 224 | |
| 225 | config NHLT_DMIC_4CH |
| 226 | bool |
| 227 | default n |
| 228 | help |
| 229 | Include DSP firmware settings for 4 channel DMIC array. |
| 230 | |
| 231 | config NHLT_NAU88L25 |
| 232 | bool |
| 233 | default n |
| 234 | help |
| 235 | Include DSP firmware settings for nau88l25 headset codec. |
| 236 | |
| 237 | config NHLT_MAX98357 |
| 238 | bool |
| 239 | default n |
| 240 | help |
| 241 | Include DSP firmware settings for max98357 amplifier. |
| 242 | |
Duncan Laurie | e6c8a38 | 2018-03-26 02:45:02 -0700 | [diff] [blame] | 243 | config NHLT_MAX98373 |
| 244 | bool |
| 245 | default n |
| 246 | help |
| 247 | Include DSP firmware settings for max98373 amplifier. |
| 248 | |
Aaron Durbin | ed8a723 | 2015-11-24 12:35:06 -0600 | [diff] [blame] | 249 | config NHLT_SSM4567 |
| 250 | bool |
| 251 | default n |
| 252 | help |
| 253 | Include DSP firmware settings for ssm4567 smart amplifier. |
| 254 | |
Duncan Laurie | 4a75a66 | 2017-03-02 10:13:51 -0800 | [diff] [blame] | 255 | config NHLT_RT5514 |
| 256 | bool |
| 257 | default n |
| 258 | help |
| 259 | Include DSP firmware settings for rt5514 DSP. |
| 260 | |
Rizwan Qureshi | 17335fa | 2017-01-14 06:08:21 +0530 | [diff] [blame] | 261 | config NHLT_RT5663 |
| 262 | bool |
| 263 | default n |
| 264 | help |
| 265 | Include DSP firmware settings for rt5663 headset codec. |
| 266 | |
| 267 | config NHLT_MAX98927 |
| 268 | bool |
| 269 | default n |
| 270 | help |
| 271 | Include DSP firmware settings for max98927 amplifier. |
| 272 | |
Naveen Manohar | 83670c5 | 2017-11-04 02:55:09 +0530 | [diff] [blame] | 273 | config NHLT_DA7219 |
| 274 | bool |
| 275 | default n |
| 276 | help |
| 277 | Include DSP firmware settings for DA7219 headset codec. |
| 278 | |
Subrata Banik | 03e971c | 2017-03-07 14:02:23 +0530 | [diff] [blame] | 279 | choice |
| 280 | prompt "Cache-as-ram implementation" |
Subrata Banik | 9e3ba21 | 2018-01-08 15:28:26 +0530 | [diff] [blame] | 281 | default USE_SKYLAKE_CAR_NEM_ENHANCED |
Subrata Banik | 03e971c | 2017-03-07 14:02:23 +0530 | [diff] [blame] | 282 | help |
| 283 | This option allows you to select how cache-as-ram (CAR) is set up. |
| 284 | |
Subrata Banik | 9e3ba21 | 2018-01-08 15:28:26 +0530 | [diff] [blame] | 285 | config USE_SKYLAKE_CAR_NEM_ENHANCED |
Subrata Banik | 03e971c | 2017-03-07 14:02:23 +0530 | [diff] [blame] | 286 | bool "Enhanced Non-evict mode" |
| 287 | select SOC_INTEL_COMMON_BLOCK_CAR |
| 288 | select INTEL_CAR_NEM_ENHANCED |
| 289 | help |
Subrata Banik | 9e3ba21 | 2018-01-08 15:28:26 +0530 | [diff] [blame] | 290 | A current limitation of NEM (Non-Evict mode) is that code and data |
| 291 | sizes are derived from the requirement to not write out any modified |
| 292 | cache line. With NEM, if there is no physical memory behind the |
| 293 | cached area, the modified data will be lost and NEM results will be |
| 294 | inconsistent. ENHANCED NEM guarantees that modified data is always |
Subrata Banik | 03e971c | 2017-03-07 14:02:23 +0530 | [diff] [blame] | 295 | kept in cache while clean data is replaced. |
| 296 | |
| 297 | config USE_SKYLAKE_FSP_CAR |
| 298 | bool "Use FSP CAR" |
| 299 | select FSP_CAR |
| 300 | help |
Subrata Banik | 9e3ba21 | 2018-01-08 15:28:26 +0530 | [diff] [blame] | 301 | Use FSP APIs to initialize and tear down the Cache-As-Ram. |
Subrata Banik | 03e971c | 2017-03-07 14:02:23 +0530 | [diff] [blame] | 302 | |
| 303 | endchoice |
| 304 | |
Patrick Georgi | 6539e10 | 2018-09-13 11:48:43 -0400 | [diff] [blame] | 305 | config FSP_HEADER_PATH |
Patrick Georgi | c6382cd | 2018-10-26 22:03:17 +0200 | [diff] [blame^] | 306 | string "Location of FSP headers" |
Patrick Georgi | 6539e10 | 2018-09-13 11:48:43 -0400 | [diff] [blame] | 307 | depends on MAINBOARD_USES_FSP2_0 |
| 308 | # Use KabylakeFsp for both Skylake and Kabylake as it supports both. |
| 309 | # SkylakeFsp is FSP 1.1 and therefore incompatible. |
| 310 | default "3rdparty/fsp/KabylakeFspBinPkg/Include/" if SOC_INTEL_SKYLAKE |
| 311 | default "3rdparty/fsp/KabylakeFspBinPkg/Include/" if SOC_INTEL_KABYLAKE |
| 312 | |
| 313 | config FSP_FD_PATH |
| 314 | string |
| 315 | depends on FSP_USE_REPO |
| 316 | default "3rdparty/fsp/KabylakeFspBinPkg/Fsp.fd" if SOC_INTEL_SKYLAKE |
| 317 | default "3rdparty/fsp/KabylakeFspBinPkg/Fsp.fd" if SOC_INTEL_KABYLAKE |
| 318 | |
Subrata Banik | fbdc719 | 2016-01-19 19:19:15 +0530 | [diff] [blame] | 319 | config SKIP_FSP_CAR |
Martin Roth | b00ddec | 2016-01-31 10:39:47 -0700 | [diff] [blame] | 320 | bool "Skip cache as RAM setup in FSP" |
| 321 | default y |
| 322 | help |
| 323 | Skip Cache as RAM setup in FSP. |
Subrata Banik | fbdc719 | 2016-01-19 19:19:15 +0530 | [diff] [blame] | 324 | |
Aaron Durbin | e56191e | 2016-08-11 09:50:49 -0500 | [diff] [blame] | 325 | config SPI_FLASH_INCLUDE_ALL_DRIVERS |
| 326 | bool |
| 327 | default n |
| 328 | |
Rizwan Qureshi | d8bb69a | 2016-11-08 21:01:09 +0530 | [diff] [blame] | 329 | config MAX_ROOT_PORTS |
| 330 | int |
| 331 | default 24 if PLATFORM_USES_FSP2_0 |
| 332 | default 20 if PLATFORM_USES_FSP1_1 |
| 333 | |
Jenny TC | 2864f85 | 2017-02-09 16:01:59 +0530 | [diff] [blame] | 334 | config NO_FADT_8042 |
| 335 | bool |
| 336 | default n |
| 337 | help |
| 338 | Choose this option if you want to disable 8042 Keyboard |
| 339 | |
Aaron Durbin | 551e4be | 2018-04-10 09:24:54 -0600 | [diff] [blame] | 340 | config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ |
Furquan Shaikh | 340908a | 2017-04-04 11:47:19 -0700 | [diff] [blame] | 341 | int |
| 342 | default 120 |
| 343 | |
Chris Ching | b8dc63b | 2017-12-06 14:26:15 -0700 | [diff] [blame] | 344 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 345 | int |
Aaron Durbin | 551e4be | 2018-04-10 09:24:54 -0600 | [diff] [blame] | 346 | default SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ |
Chris Ching | b8dc63b | 2017-12-06 14:26:15 -0700 | [diff] [blame] | 347 | |
Furquan Shaikh | 05a6f29 | 2017-03-31 14:02:47 -0700 | [diff] [blame] | 348 | config SOC_INTEL_COMMON_BLOCK_GSPI_MAX |
| 349 | int |
| 350 | default 2 |
| 351 | |
Subrata Banik | c4986eb | 2018-05-09 14:55:09 +0530 | [diff] [blame] | 352 | config SOC_INTEL_I2C_DEV_MAX |
| 353 | int |
| 354 | default 6 |
| 355 | |
Aamir Bohra | 1041d39 | 2017-06-02 11:56:14 +0530 | [diff] [blame] | 356 | config CPU_BCLK_MHZ |
| 357 | int |
| 358 | default 100 |
| 359 | |
Furquan Shaikh | 3406dd6 | 2017-08-04 15:58:26 -0700 | [diff] [blame] | 360 | # Clock divider parameters for 115200 baud rate |
| 361 | config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL |
| 362 | hex |
| 363 | default 0x30 |
| 364 | |
| 365 | config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL |
| 366 | hex |
| 367 | default 0xc35 |
| 368 | |
Furquan Shaikh | a3ad990 | 2018-03-21 10:45:08 -0700 | [diff] [blame] | 369 | config IFD_CHIPSET |
| 370 | string |
| 371 | default "sklkbl" |
| 372 | |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 373 | endif |