blob: c0cf683d2c95a8d14626e28a4e5a3f4ffda72b4d [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -06006config SOC_INTEL_TIGERLAKE_PCH_H
7 bool
8
Aamir Bohraa23e0c92020-03-25 15:31:12 +05309if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053010
11config CPU_SPECIFIC_OPTIONS
12 def_bool y
13 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020014 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053016 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070017 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053018 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020019 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020020 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053021 select DISPLAY_FSP_VERSION_INFO
Duncan Laurie2e9315c2020-10-27 10:29:16 -070022 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080023 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060024 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053027 select GENERIC_GPIO_LIB
28 select HAVE_FSP_GOP
Felix Singer3e3c4562020-12-17 18:34:45 +000029 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053030 select INTEL_DESCRIPTOR_MODE_CAPABLE
31 select HAVE_SMI_HANDLER
32 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080033 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080034 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080035 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053036 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053037 select INTEL_GMA_ACPI
38 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053039 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053040 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053041 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053042 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053043 select PMC_GLOBAL_RESET_ENABLE_LOCK
44 select SOC_INTEL_COMMON
45 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
46 select SOC_INTEL_COMMON_BLOCK
47 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010048 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010049 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak72d94022021-07-01 08:25:11 -060051 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
52 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053053 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053054 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070055 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053056 select SOC_INTEL_COMMON_BLOCK_CPU
57 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010058 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060059 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080060 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080061 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053062 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
63 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik7ef471c2022-01-28 23:40:00 +053064 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC if DISABLE_HECI1_AT_PRE_BOOT
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070065 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikhf06d0462020-12-31 21:15:34 -080066 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000067 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070068 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053069 select SOC_INTEL_COMMON_BLOCK_SA
70 select SOC_INTEL_COMMON_BLOCK_SMM
71 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
John Zhao3c463712022-01-10 15:49:37 -080072 select SOC_INTEL_COMMON_BLOCK_TCSS
Duncan Laurie6f58b992020-08-28 19:44:42 +000073 select SOC_INTEL_COMMON_BLOCK_USB4
74 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070075 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070076 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053077 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053078 select SOC_INTEL_COMMON_PCH_BASE
79 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053080 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060081 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053082 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banik91e89c52019-11-01 18:30:01 +053083 select SSE2
84 select SUPPORT_CPU_UCODE_IN_CBFS
85 select TSC_MONOTONIC_TIMER
86 select UDELAY_TSC
87 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053088 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
89 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
90 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Sridhar Siricillaafe55622022-03-16 23:36:30 +053091 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Subrata Banik91e89c52019-11-01 18:30:01 +053092
Andy Pontd2f52ff2021-06-08 10:30:35 +010093config MAX_CPUS
94 int
Tim Crawfordf4962862021-08-30 13:08:36 -060095 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Andy Pontd2f52ff2021-06-08 10:30:35 +010096 default 8
97
Michael Niewöhnerd3b85222022-03-13 20:08:55 +010098config DIMM_SPD_SIZE
99 default 512
100
Subrata Banik91e89c52019-11-01 18:30:01 +0530101config DCACHE_RAM_BASE
102 default 0xfef00000
103
104config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530105 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +0530106 help
107 The size of the cache-as-ram region required during bootblock
108 and/or romstage.
109
110config DCACHE_BSP_STACK_SIZE
111 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530112 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530113 help
114 The amount of anticipated stack usage in CAR by bootblock and
115 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530116 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
117 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530118
119config FSP_TEMP_RAM_SIZE
120 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530121 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530122 help
123 The amount of anticipated heap usage in CAR by FSP.
124 Refer to Platform FSP integration guide document to know
125 the exact FSP requirement for Heap setup.
126
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700127config CHIPSET_DEVICETREE
128 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600129 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700130 default "soc/intel/tigerlake/chipset.cb"
131
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800132config EXT_BIOS_WIN_BASE
133 default 0xf8000000
134
135config EXT_BIOS_WIN_SIZE
136 default 0x2000000
137
Subrata Banik91e89c52019-11-01 18:30:01 +0530138config IFD_CHIPSET
139 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530140 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530141
142config IED_REGION_SIZE
143 hex
144 default 0x400000
145
146config HEAP_SIZE
147 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700148 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530149
150config MAX_ROOT_PORTS
151 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600152 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530153 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530154
Rizwan Qureshia9794602021-04-08 20:31:47 +0530155config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800156 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600157 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530158 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800159
Subrata Banik91e89c52019-11-01 18:30:01 +0530160config SMM_TSEG_SIZE
161 hex
162 default 0x800000
163
164config SMM_RESERVED_SIZE
165 hex
166 default 0x200000
167
168config PCR_BASE_ADDRESS
169 hex
170 default 0xfd000000
171 help
172 This option allows you to select MMIO Base Address of sideband bus.
173
Shelley Chen4e9bb332021-10-20 15:43:45 -0700174config ECAM_MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530175 default 0xc0000000
176
177config CPU_BCLK_MHZ
178 int
179 default 100
180
181config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
182 int
183 default 120
184
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200185config CPU_XTAL_HZ
186 default 38400000
187
Subrata Banik91e89c52019-11-01 18:30:01 +0530188config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
189 int
190 default 133
191
192config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
193 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530194 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530195
196config SOC_INTEL_I2C_DEV_MAX
197 int
198 default 6
199
Sean Rhodes56226662021-11-08 21:34:34 +0000200config SOC_INTEL_TIGERLAKE_S3
201 bool
202 default n
203 help
204 Select if using S3 instead of S0ix to disable D3Cold
205
Subrata Banik91e89c52019-11-01 18:30:01 +0530206config SOC_INTEL_UART_DEV_MAX
207 int
208 default 3
209
210config CONSOLE_UART_BASE_ADDRESS
211 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800212 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530213 depends on INTEL_LPSS_UART_FOR_CONSOLE
214
215# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800216# Baudrate = (UART source clcok * M) /(N *16)
217# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530218config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
219 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530220 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530221
222config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
223 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530224 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530225
Jes Klinkee046b712020-08-19 14:01:30 -0700226# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
227# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
228config TPM_CR50
229 select CR50_USE_LONG_INTERRUPT_PULSES
230
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800231config VBT_DATA_SIZE_KB
232 int
233 default 9
234
Subrata Banik91e89c52019-11-01 18:30:01 +0530235config VBOOT
236 select VBOOT_SEPARATE_VERSTAGE
237 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530238 select VBOOT_STARTS_IN_BOOTBLOCK
239 select VBOOT_VBNV_CMOS
240 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
241
Subrata Banik91e89c52019-11-01 18:30:01 +0530242config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530243 default 0x200000
244
Felix Singer3e3c4562020-12-17 18:34:45 +0000245config FSP_TYPE_IOT
246 bool
247 default n
248 help
249 This option allows to select FSP IOT type from 3rdparty/fsp repo
250
251config FSP_TYPE_CLIENT
252 bool
253 default !FSP_TYPE_IOT
254 help
255 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
256
Subrata Banik91e89c52019-11-01 18:30:01 +0530257config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000258 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
259 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530260
261config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000262 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
263 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530264
Subrata Banik56626cf2020-02-27 19:39:22 +0530265config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
266 int "Debug Consent for TGL"
267 # USB DBC is more common for developers so make this default to 3 if
268 # SOC_INTEL_DEBUG_CONSENT=y
269 default 3 if SOC_INTEL_DEBUG_CONSENT
270 default 0
271 help
272 This is to control debug interface on SOC.
273 Setting non-zero value will allow to use DBC or DCI to debug SOC.
274 PlatformDebugConsent in FspmUpd.h has the details.
275
276 Desired platform debug type are
277 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
278 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
279 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530280
281config PRERAM_CBMEM_CONSOLE_SIZE
282 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700283 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800284
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800285config DATA_BUS_WIDTH
286 int
287 default 128
288
289config DIMMS_PER_CHANNEL
290 int
291 default 2
292
293config MRC_CHANNEL_WIDTH
294 int
295 default 16
296
Furquan Shaikhbee831e2021-08-24 13:42:05 -0700297# Intel recommends reserving the following resources per USB4 root port,
298# from TGL BIOS Spec (doc #611569) Revision 0.7.6 Section 7.2.5.1.5
299# - 42 buses
300# - 194 MiB Non-prefetchable memory
301# - 448 MiB Prefetchable memory
302if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
303
304config PCIEXP_HOTPLUG_BUSES
305 default 42
306
307config PCIEXP_HOTPLUG_MEM
308 default 0xc200000 # 194 MiB
309
310config PCIEXP_HOTPLUG_PREFETCH_MEM
311 default 0x1c000000 # 448 MiB
312
313endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
314
Tim Crawford1724b572021-09-21 21:50:49 -0600315config INTEL_GMA_BCLV_OFFSET
316 default 0xc8258
317
318config INTEL_GMA_BCLV_WIDTH
319 default 32
320
321config INTEL_GMA_BCLM_OFFSET
322 default 0xc8254
323
324config INTEL_GMA_BCLM_WIDTH
325 default 32
326
Subrata Banik91e89c52019-11-01 18:30:01 +0530327endif