blob: 3d947a515a07cab30457c9b37eb85b87b8a804da [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -06006config SOC_INTEL_TIGERLAKE_PCH_H
7 bool
8
Aamir Bohraa23e0c92020-03-25 15:31:12 +05309if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053010
11config CPU_SPECIFIC_OPTIONS
12 def_bool y
13 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020014 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053016 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070017 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053018 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner5307f122021-09-19 00:32:37 +020019 select CPU_SUPPORTS_INTEL_TME
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020020 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053021 select DISPLAY_FSP_VERSION_INFO
Duncan Laurie2e9315c2020-10-27 10:29:16 -070022 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080023 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060024 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053025 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053026 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053027 select GENERIC_GPIO_LIB
28 select HAVE_FSP_GOP
Felix Singer3e3c4562020-12-17 18:34:45 +000029 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053030 select INTEL_DESCRIPTOR_MODE_CAPABLE
31 select HAVE_SMI_HANDLER
32 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080033 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080034 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080035 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053036 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053037 select INTEL_GMA_ACPI
38 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053039 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053040 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053041 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053042 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053043 select PMC_GLOBAL_RESET_ENABLE_LOCK
44 select SOC_INTEL_COMMON
45 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
46 select SOC_INTEL_COMMON_BLOCK
47 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010048 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010049 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak72d94022021-07-01 08:25:11 -060051 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
52 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053053 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053054 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070055 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053056 select SOC_INTEL_COMMON_BLOCK_CPU
57 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010058 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060059 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080060 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080061 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053062 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
63 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banikc176fc22022-04-25 16:59:35 +053064 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070065 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikhf06d0462020-12-31 21:15:34 -080066 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000067 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070068 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053069 select SOC_INTEL_COMMON_BLOCK_SA
70 select SOC_INTEL_COMMON_BLOCK_SMM
71 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
John Zhao3c463712022-01-10 15:49:37 -080072 select SOC_INTEL_COMMON_BLOCK_TCSS
Duncan Laurie6f58b992020-08-28 19:44:42 +000073 select SOC_INTEL_COMMON_BLOCK_USB4
74 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070075 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070076 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053077 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053078 select SOC_INTEL_COMMON_PCH_BASE
79 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053080 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060081 select SOC_INTEL_CSE_SET_EOP
Subrata Banikaf27ac22022-02-18 00:44:15 +053082 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Subrata Banik91e89c52019-11-01 18:30:01 +053083 select SSE2
84 select SUPPORT_CPU_UCODE_IN_CBFS
85 select TSC_MONOTONIC_TIMER
86 select UDELAY_TSC
87 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053088 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
89 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
90 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Sridhar Siricillaafe55622022-03-16 23:36:30 +053091 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Jes B. Klinkec6b041a12022-04-19 14:00:33 -070092 select CR50_USE_LONG_INTERRUPT_PULSES if TPM_GOOGLE_CR50
Subrata Banik91e89c52019-11-01 18:30:01 +053093
Andy Pontd2f52ff2021-06-08 10:30:35 +010094config MAX_CPUS
95 int
Tim Crawfordf4962862021-08-30 13:08:36 -060096 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Andy Pontd2f52ff2021-06-08 10:30:35 +010097 default 8
98
Michael Niewöhnerd3b85222022-03-13 20:08:55 +010099config DIMM_SPD_SIZE
100 default 512
101
Subrata Banik91e89c52019-11-01 18:30:01 +0530102config DCACHE_RAM_BASE
103 default 0xfef00000
104
105config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530106 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +0530107 help
108 The size of the cache-as-ram region required during bootblock
109 and/or romstage.
110
111config DCACHE_BSP_STACK_SIZE
112 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530113 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530114 help
115 The amount of anticipated stack usage in CAR by bootblock and
116 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530117 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
118 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530119
120config FSP_TEMP_RAM_SIZE
121 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530122 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530123 help
124 The amount of anticipated heap usage in CAR by FSP.
125 Refer to Platform FSP integration guide document to know
126 the exact FSP requirement for Heap setup.
127
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700128config CHIPSET_DEVICETREE
129 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600130 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700131 default "soc/intel/tigerlake/chipset.cb"
132
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800133config EXT_BIOS_WIN_BASE
134 default 0xf8000000
135
136config EXT_BIOS_WIN_SIZE
137 default 0x2000000
138
Subrata Banik91e89c52019-11-01 18:30:01 +0530139config IFD_CHIPSET
140 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530141 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530142
143config IED_REGION_SIZE
144 hex
145 default 0x400000
146
147config HEAP_SIZE
148 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700149 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530150
151config MAX_ROOT_PORTS
152 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600153 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530154 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530155
Rizwan Qureshia9794602021-04-08 20:31:47 +0530156config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800157 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600158 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530159 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800160
Subrata Banik91e89c52019-11-01 18:30:01 +0530161config SMM_TSEG_SIZE
162 hex
163 default 0x800000
164
165config SMM_RESERVED_SIZE
166 hex
167 default 0x200000
168
169config PCR_BASE_ADDRESS
170 hex
171 default 0xfd000000
172 help
173 This option allows you to select MMIO Base Address of sideband bus.
174
Shelley Chen4e9bb332021-10-20 15:43:45 -0700175config ECAM_MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530176 default 0xc0000000
177
178config CPU_BCLK_MHZ
179 int
180 default 100
181
182config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
183 int
184 default 120
185
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200186config CPU_XTAL_HZ
187 default 38400000
188
Subrata Banik91e89c52019-11-01 18:30:01 +0530189config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
190 int
191 default 133
192
193config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
194 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530195 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530196
197config SOC_INTEL_I2C_DEV_MAX
198 int
199 default 6
200
Sean Rhodes56226662021-11-08 21:34:34 +0000201config SOC_INTEL_TIGERLAKE_S3
202 bool
203 default n
204 help
205 Select if using S3 instead of S0ix to disable D3Cold
206
Subrata Banik91e89c52019-11-01 18:30:01 +0530207config SOC_INTEL_UART_DEV_MAX
208 int
209 default 3
210
211config CONSOLE_UART_BASE_ADDRESS
212 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800213 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530214 depends on INTEL_LPSS_UART_FOR_CONSOLE
215
216# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800217# Baudrate = (UART source clcok * M) /(N *16)
218# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530219config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
220 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530221 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530222
223config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
224 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530225 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530226
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800227config VBT_DATA_SIZE_KB
228 int
229 default 9
230
Subrata Banik91e89c52019-11-01 18:30:01 +0530231config VBOOT
Subrata Banik91e89c52019-11-01 18:30:01 +0530232 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530233 select VBOOT_STARTS_IN_BOOTBLOCK
234 select VBOOT_VBNV_CMOS
235 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
236
Subrata Banik91e89c52019-11-01 18:30:01 +0530237config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530238 default 0x200000
239
Felix Singer3e3c4562020-12-17 18:34:45 +0000240config FSP_TYPE_IOT
241 bool
242 default n
243 help
244 This option allows to select FSP IOT type from 3rdparty/fsp repo
245
246config FSP_TYPE_CLIENT
247 bool
248 default !FSP_TYPE_IOT
249 help
250 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
251
Subrata Banik91e89c52019-11-01 18:30:01 +0530252config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000253 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
254 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530255
256config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000257 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
258 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530259
Subrata Banik56626cf2020-02-27 19:39:22 +0530260config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
261 int "Debug Consent for TGL"
262 # USB DBC is more common for developers so make this default to 3 if
263 # SOC_INTEL_DEBUG_CONSENT=y
264 default 3 if SOC_INTEL_DEBUG_CONSENT
265 default 0
266 help
267 This is to control debug interface on SOC.
268 Setting non-zero value will allow to use DBC or DCI to debug SOC.
269 PlatformDebugConsent in FspmUpd.h has the details.
270
271 Desired platform debug type are
272 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
273 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
274 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530275
276config PRERAM_CBMEM_CONSOLE_SIZE
277 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700278 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800279
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800280config DATA_BUS_WIDTH
281 int
282 default 128
283
284config DIMMS_PER_CHANNEL
285 int
286 default 2
287
288config MRC_CHANNEL_WIDTH
289 int
290 default 16
291
Furquan Shaikhbee831e2021-08-24 13:42:05 -0700292# Intel recommends reserving the following resources per USB4 root port,
293# from TGL BIOS Spec (doc #611569) Revision 0.7.6 Section 7.2.5.1.5
294# - 42 buses
295# - 194 MiB Non-prefetchable memory
296# - 448 MiB Prefetchable memory
297if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
298
299config PCIEXP_HOTPLUG_BUSES
300 default 42
301
302config PCIEXP_HOTPLUG_MEM
303 default 0xc200000 # 194 MiB
304
305config PCIEXP_HOTPLUG_PREFETCH_MEM
306 default 0x1c000000 # 448 MiB
307
308endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
309
Tim Crawford1724b572021-09-21 21:50:49 -0600310config INTEL_GMA_BCLV_OFFSET
311 default 0xc8258
312
313config INTEL_GMA_BCLV_WIDTH
314 default 32
315
316config INTEL_GMA_BCLM_OFFSET
317 default 0xc8254
318
319config INTEL_GMA_BCLM_WIDTH
320 default 32
321
Subrata Banik91e89c52019-11-01 18:30:01 +0530322endif