blob: ada06f217d500669386c8554b4122c357a94d968 [file] [log] [blame]
Angel Pons3bd1e3d2020-04-05 15:47:17 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Lee Leahyb0005132015-05-12 18:19:47 -07002
Wim Vervoornd1371502019-12-17 14:10:16 +01003#include <cbmem.h>
Rizwan Qureshi1222a732016-08-23 14:31:23 +05304#include <fsp/api.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpi.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +05306#include <console/console.h>
7#include <device/device.h>
Gaggery Tsai711fb812018-05-22 12:32:48 -07008#include <device/pci_ids.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +05309#include <fsp/util.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030010#include <intelblocks/cfg.h>
Subrata Banik46caf092018-09-28 19:54:30 +053011#include <intelblocks/itss.h>
Nico Huber44e89af2019-02-23 19:24:51 +010012#include <intelblocks/lpc_lib.h>
Subrata Banikcf32fd12018-12-19 18:02:17 +053013#include <intelblocks/mp_init.h>
Nico Huberad91b182019-10-12 15:16:33 +020014#include <intelblocks/pcie_rp.h>
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053015#include <intelblocks/power_limit.h>
Duncan Laurief5116952018-03-26 02:24:18 -070016#include <intelblocks/xdci.h>
Patrick Rudolph5199e822019-09-26 14:00:14 +020017#include <intelblocks/p2sb.h>
Subrata Banik9cd99a12018-05-28 16:12:03 +053018#include <intelpch/lockdown.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080019#include <romstage_handoff.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053020#include <soc/acpi.h>
Patrick Georgic6a00502017-10-05 18:19:29 +020021#include <soc/intel/common/vbt.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053022#include <soc/interrupt.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020023#include <soc/iomap.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053024#include <soc/irq.h>
Subrata Banik46caf092018-09-28 19:54:30 +053025#include <soc/itss.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053026#include <soc/pci_devs.h>
27#include <soc/ramstage.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020028#include <soc/systemagent.h>
Michael Niewöhner84fde762020-11-25 16:36:18 +010029#include <soc/usb.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053030#include <string.h>
31
Elyes HAOUASc3385072019-03-21 15:38:06 +010032#include "chip.h"
33
Nico Huberad91b182019-10-12 15:16:33 +020034static const struct pcie_rp_group pch_lp_rp_groups[] = {
35 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
36 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 4 },
37 { 0 }
Gaggery Tsai711fb812018-05-22 12:32:48 -070038};
39
Nico Huberad91b182019-10-12 15:16:33 +020040static const struct pcie_rp_group pch_h_rp_groups[] = {
41 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
42 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 8 },
43 /* Sunrise Point PCH-H actually only has 4 ports in the
44 third group. But that would require a runtime check
45 and probing 4 non-existent ports shouldn't hurt. */
46 { .slot = PCH_DEV_SLOT_PCIE_2, .count = 8 },
47 { 0 }
Gaggery Tsai711fb812018-05-22 12:32:48 -070048};
49
Naresh G Solankia2d40622016-08-30 20:47:13 +053050void soc_init_pre_device(void *chip_info)
51{
Subrata Banik46caf092018-09-28 19:54:30 +053052 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
53 * default policy that doesn't honor boards' requirements. */
54 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
55
Naresh G Solankia2d40622016-08-30 20:47:13 +053056 /* Perform silicon specific init. */
Aaron Durbin6c191d82016-11-29 21:22:42 -060057 fsp_silicon_init(romstage_handoff_is_resume());
Subrata Banik46caf092018-09-28 19:54:30 +053058
Patrick Rudolph5199e822019-09-26 14:00:14 +020059 /*
60 * Keep the P2SB device visible so it and the other devices are
61 * visible in coreboot for driver support and PCI resource allocation.
62 * There is no UPD setting for this.
63 */
64 p2sb_unhide();
65
Subrata Banik46caf092018-09-28 19:54:30 +053066 /* Restore GPIO IRQ polarities back to previous settings. */
67 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
68
Gaggery Tsai711fb812018-05-22 12:32:48 -070069 /* swap enabled PCI ports in device tree if needed */
Nico Huberad91b182019-10-12 15:16:33 +020070 if (CONFIG(SKYLAKE_SOC_PCH_H))
71 pcie_rp_update_devicetree(pch_h_rp_groups);
72 else
73 pcie_rp_update_devicetree(pch_lp_rp_groups);
Naresh G Solankia2d40622016-08-30 20:47:13 +053074}
75
Furquan Shaikhc2480442017-02-20 13:41:56 -080076void soc_fsp_load(void)
77{
78 fsps_load(romstage_handoff_is_resume());
79}
80
Naresh G Solankia2d40622016-08-30 20:47:13 +053081static struct device_operations pci_domain_ops = {
82 .read_resources = &pci_domain_read_resources,
83 .set_resources = &pci_domain_set_resources,
84 .scan_bus = &pci_domain_scan_bus,
Julius Wernercd49cce2019-03-05 16:53:33 -080085#if CONFIG(HAVE_ACPI_TABLES)
Nico Huberc37b0e32017-09-18 20:03:46 +020086 .write_acpi_tables = &northbridge_write_acpi_tables,
87 .acpi_name = &soc_acpi_name,
Naresh G Solankia2d40622016-08-30 20:47:13 +053088#endif
89};
90
91static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +020092 .read_resources = noop_read_resources,
93 .set_resources = noop_set_resources,
Julius Wernercd49cce2019-03-05 16:53:33 -080094#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +020095 .acpi_fill_ssdt = generate_cpu_entries,
Naresh G Solankia2d40622016-08-30 20:47:13 +053096#endif
97};
98
Elyes HAOUAS143fb462018-05-25 12:56:45 +020099static void soc_enable(struct device *dev)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530100{
101 /* Set the operations if it is a special bus type */
Subrata Banik3c838c72017-12-06 18:14:01 +0530102 if (dev->path.type == DEVICE_PATH_DOMAIN)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530103 dev->ops = &pci_domain_ops;
Subrata Banik3c838c72017-12-06 18:14:01 +0530104 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530105 dev->ops = &cpu_bus_ops;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530106}
107
108struct chip_operations soc_intel_skylake_ops = {
109 CHIP_NAME("Intel 6th Gen")
110 .enable_dev = &soc_enable,
111 .init = &soc_init_pre_device,
112};
Lee Leahyb0005132015-05-12 18:19:47 -0700113
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530114/* UPD parameters to be initialized before SiliconInit */
Naresh G Solankia2d40622016-08-30 20:47:13 +0530115void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530116{
Naresh G Solankia2d40622016-08-30 20:47:13 +0530117 FSP_S_CONFIG *params = &supd->FspsConfig;
118 FSP_S_TEST_CONFIG *tconfig = &supd->FspsTestConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300119 struct soc_intel_skylake_config *config;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300120 struct device *dev;
Patrick Georgid2990ff2018-05-03 18:06:15 +0200121 uintptr_t vbt_data = (uintptr_t)vbt_get();
Naresh G Solankia2d40622016-08-30 20:47:13 +0530122 int i;
123
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300124 config = config_of_soc();
Naresh G Solankia2d40622016-08-30 20:47:13 +0530125
126 mainboard_silicon_init_params(params);
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530127
128 struct soc_power_limits_config *soc_confg;
129 config_t *confg = config_of_soc();
130 soc_confg = &confg->power_limits_config;
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800131 /* Set PsysPmax if it is available from DT */
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530132 if (soc_confg->psys_pmax) {
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800133 /* PsysPmax is in unit of 1/8 Watt */
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530134 tconfig->PsysPmax = soc_confg->psys_pmax * 8;
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800135 printk(BIOS_DEBUG, "psys_pmax = %d\n", tconfig->PsysPmax);
136 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530137
Naresh G Solankia2d40622016-08-30 20:47:13 +0530138 params->GraphicsConfigPtr = (u32) vbt_data;
139
140 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
141 params->PortUsb20Enable[i] =
142 config->usb2_ports[i].enable;
143 params->Usb2AfePetxiset[i] =
144 config->usb2_ports[i].pre_emp_bias;
145 params->Usb2AfeTxiset[i] =
146 config->usb2_ports[i].tx_bias;
147 params->Usb2AfePredeemp[i] =
148 config->usb2_ports[i].tx_emp_enable;
149 params->Usb2AfePehalfbit[i] =
150 config->usb2_ports[i].pre_emp_bit;
Michael Niewöhner056d5522020-09-04 15:40:35 +0200151
152 if (config->usb2_ports[i].enable)
153 params->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
154 else
Michael Niewöhner84fde762020-11-25 16:36:18 +0100155 params->Usb2OverCurrentPin[i] = OC_SKIP;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530156 }
157
158 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
159 params->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Michael Niewöhner84fde762020-11-25 16:36:18 +0100160 if (config->usb3_ports[i].enable)
Michael Niewöhner056d5522020-09-04 15:40:35 +0200161 params->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Michael Niewöhner84fde762020-11-25 16:36:18 +0100162 else
163 params->Usb3OverCurrentPin[i] = OC_SKIP;
164
Naresh G Solankia2d40622016-08-30 20:47:13 +0530165 if (config->usb3_ports[i].tx_de_emp) {
166 params->Usb3HsioTxDeEmphEnable[i] = 1;
167 params->Usb3HsioTxDeEmph[i] =
168 config->usb3_ports[i].tx_de_emp;
169 }
170 if (config->usb3_ports[i].tx_downscale_amp) {
171 params->Usb3HsioTxDownscaleAmpEnable[i] = 1;
172 params->Usb3HsioTxDownscaleAmp[i] =
173 config->usb3_ports[i].tx_downscale_amp;
174 }
175 }
176
Felix Singer0901d032020-07-29 19:57:25 +0200177 dev = pcidev_path_on_root(PCH_DEVFN_SATA);
Felix Singere1049342020-08-11 06:34:15 +0200178 params->SataEnable = dev && dev->enabled;
Felix Singer0901d032020-07-29 19:57:25 +0200179 if (params->SataEnable) {
Felix Singer4e58ce12020-07-25 04:39:52 +0200180 memcpy(params->SataPortsEnable, config->SataPortsEnable,
181 sizeof(params->SataPortsEnable));
182 memcpy(params->SataPortsDevSlp, config->SataPortsDevSlp,
183 sizeof(params->SataPortsDevSlp));
184 memcpy(params->SataPortsHotPlug, config->SataPortsHotPlug,
185 sizeof(params->SataPortsHotPlug));
186 memcpy(params->SataPortsSpinUp, config->SataPortsSpinUp,
187 sizeof(params->SataPortsSpinUp));
188
189 params->SataSalpSupport = config->SataSalpSupport;
190 params->SataMode = config->SataMode;
191 params->SataSpeedLimit = config->SataSpeedLimit;
192 /*
193 * For unknown reasons FSP skips writing some essential SATA init registers
194 * (SIR) when SataPwrOptEnable=0. This results in link errors, "unaligned
195 * write" errors and others. Enabling this option solves these problems.
196 */
197 params->SataPwrOptEnable = 1;
198 tconfig->SataTestMode = config->SataTestMode;
199 }
200
Naresh G Solankia2d40622016-08-30 20:47:13 +0530201 memcpy(params->PcieRpClkReqSupport, config->PcieRpClkReqSupport,
202 sizeof(params->PcieRpClkReqSupport));
203 memcpy(params->PcieRpClkReqNumber, config->PcieRpClkReqNumber,
204 sizeof(params->PcieRpClkReqNumber));
Rizwan Qureshi6ab4ed42017-09-05 14:18:25 +0530205 memcpy(params->PcieRpAdvancedErrorReporting,
206 config->PcieRpAdvancedErrorReporting,
207 sizeof(params->PcieRpAdvancedErrorReporting));
Rizwan Qureshi03937392017-09-16 01:54:20 +0530208 memcpy(params->PcieRpLtrEnable, config->PcieRpLtrEnable,
209 sizeof(params->PcieRpLtrEnable));
Duncan Laurie74ea48e2018-01-29 12:00:47 -0800210 memcpy(params->PcieRpHotPlug, config->PcieRpHotPlug,
211 sizeof(params->PcieRpHotPlug));
Wim Vervoorn5819eab2020-05-07 13:16:32 +0200212 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
Wim Vervoornd6b682c2020-05-07 12:41:13 +0200213 params->PcieRpMaxPayload[i] = config->PcieRpMaxPayload[i];
Benjamin Doronb53858b2020-10-12 04:19:42 +0000214 if (config->pcie_rp_aspm[i])
215 params->PcieRpAspm[i] = config->pcie_rp_aspm[i] - 1;
Benjamin Doronadcb8702020-03-14 01:53:25 +0000216 if (config->pcie_rp_l1substates[i])
217 params->PcieRpL1Substates[i] = config->pcie_rp_l1substates[i] - 1;
Wim Vervoorn5819eab2020-05-07 13:16:32 +0200218 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530219
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530220 /*
221 * PcieRpClkSrcNumber UPD is set to clock source number(0-6) for
222 * all the enabled PCIe root ports, invalid(0x1F) is set for
223 * disabled PCIe root ports.
224 */
225 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
226 if (config->PcieRpClkReqSupport[i])
227 params->PcieRpClkSrcNumber[i] =
228 config->PcieRpClkSrcNumber[i];
229 else
230 params->PcieRpClkSrcNumber[i] = 0x1F;
231 }
232
Naresh G Solankieedf6d82016-11-16 21:27:38 +0530233 /* disable Legacy PME */
234 memset(params->PcieRpPmSci, 0, sizeof(params->PcieRpPmSci));
235
Subrata Banik10a94322019-07-08 14:49:22 +0530236 /* Legacy 8254 timer support */
Martin Rothc25c1eb2020-07-24 12:26:21 -0600237 params->Early8254ClockGatingEnable = !CONFIG(USE_LEGACY_8254_TIMER);
Subrata Banik10a94322019-07-08 14:49:22 +0530238
Michael Niewöhnera1843d82020-10-02 18:28:22 +0200239 params->EnableTcoTimer = CONFIG(USE_PM_ACPI_TIMER);
240
Naresh G Solankia2d40622016-08-30 20:47:13 +0530241 memcpy(params->SerialIoDevMode, config->SerialIoDevMode,
242 sizeof(params->SerialIoDevMode));
243
Felix Singere2186672020-07-29 23:20:52 +0200244 dev = pcidev_path_on_root(PCH_DEVFN_CIO);
245 params->PchCio2Enable = dev && dev->enabled;
Felix Singer4d5c4e02020-07-29 22:28:37 +0200246
247 dev = pcidev_path_on_root(SA_DEVFN_IMGU);
248 params->SaImguEnable = dev && dev->enabled;
Felix Singer91dfb922020-07-25 14:01:52 +0200249
250 dev = pcidev_path_on_root(PCH_DEVFN_CSE_3);
Felix Singere1049342020-08-11 06:34:15 +0200251 params->Heci3Enabled = dev && dev->enabled;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530252
253 params->LogoPtr = config->LogoPtr;
254 params->LogoSize = config->LogoSize;
255
Julius Wernercd49cce2019-03-05 16:53:33 -0800256 params->CpuConfig.Bits.VmxEnable = CONFIG(ENABLE_VMX);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530257
258 params->PchPmWoWlanEnable = config->PchPmWoWlanEnable;
259 params->PchPmWoWlanDeepSxEnable = config->PchPmWoWlanDeepSxEnable;
260 params->PchPmLanWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
261
Felix Singer57c81432020-07-25 07:50:51 +0200262 dev = pcidev_path_on_root(PCH_DEVFN_GBE);
Felix Singere1049342020-08-11 06:34:15 +0200263 params->PchLanEnable = dev && dev->enabled;
Felix Singer57c81432020-07-25 07:50:51 +0200264 if (params->PchLanEnable) {
Duncan Laurie14485ef2017-12-13 13:58:35 -0800265 params->PchLanLtrEnable = config->EnableLanLtr;
266 params->PchLanK1OffEnable = config->EnableLanK1Off;
267 params->PchLanClkReqSupported = config->LanClkReqSupported;
268 params->PchLanClkReqNumber = config->LanClkReqNumber;
269 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530270 params->SsicPortEnable = config->SsicPortEnable;
Felix Singeraff69be2020-07-25 13:37:17 +0200271
272 dev = pcidev_path_on_root(PCH_DEVFN_EMMC);
Felix Singere1049342020-08-11 06:34:15 +0200273 params->ScsEmmcEnabled = dev && dev->enabled;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530274 params->ScsEmmcHs400Enabled = config->ScsEmmcHs400Enabled;
Felix Singer52919522020-07-29 21:44:36 +0200275
276 dev = pcidev_path_on_root(PCH_DEVFN_SDCARD);
277 params->ScsSdCardEnabled = dev && dev->enabled;
li feng21066382018-05-22 12:49:53 -0700278
Pratik Prajapatie0722472018-08-22 18:58:38 -0700279 if (!!params->ScsEmmcHs400Enabled && !!config->EmmcHs400DllNeed) {
280 params->PchScsEmmcHs400DllDataValid =
281 !!config->EmmcHs400DllNeed;
282 params->PchScsEmmcHs400RxStrobeDll1 =
283 config->ScsEmmcHs400RxStrobeDll1;
284 params->PchScsEmmcHs400TxDataDll =
285 config->ScsEmmcHs400TxDataDll;
286 }
287
li feng21066382018-05-22 12:49:53 -0700288 /* If ISH is enabled, enable ISH elements */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300289 dev = pcidev_path_on_root(PCH_DEVFN_ISH);
Felix Singere1049342020-08-11 06:34:15 +0200290 params->PchIshEnable = dev && dev->enabled;
li feng21066382018-05-22 12:49:53 -0700291
Felix Singer048d9b52020-07-25 14:31:58 +0200292 dev = pcidev_path_on_root(PCH_DEVFN_HDA);
Felix Singere1049342020-08-11 06:34:15 +0200293 params->PchHdaEnable = dev && dev->enabled;
Felix Singer048d9b52020-07-25 14:31:58 +0200294
Michael Niewöhner62385632019-09-23 14:38:41 +0200295 params->PchHdaVcType = config->PchHdaVcType;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530296 params->PchHdaIoBufferOwnership = config->IoBufferOwnership;
297 params->PchHdaDspEnable = config->DspEnable;
Felix Singer9c1c0092020-07-29 20:48:08 +0200298
299 dev = pcidev_path_on_root(SA_DEVFN_TS);
300 params->Device4Enable = dev && dev->enabled;
Benjamin Doronac656522020-11-05 22:20:52 +0000301 dev = pcidev_path_on_root(PCH_DEVFN_THERMAL);
302 params->PchThermalDeviceEnable = dev && dev->enabled;
Matt DeVillier9e0d69b2017-10-10 14:03:36 -0500303
Naresh G Solankia2d40622016-08-30 20:47:13 +0530304 tconfig->PchLockDownGlobalSmi = config->LockDownConfigGlobalSmi;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530305 tconfig->PchLockDownRtcLock = config->LockDownConfigRtcLock;
Praveen hodagatta pranesh015b3dc2018-11-23 17:41:46 +0800306 tconfig->PowerLimit4 = config->PowerLimit4;
Barnali Sarkarfbf10182017-08-11 18:38:38 +0530307 /*
308 * To disable HECI, the Psf needs to be left unlocked
309 * by FSP till end of post sequence. Based on the devicetree
310 * setting, we set the appropriate PsfUnlock policy in FSP,
311 * do the changes and then lock it back in coreboot during finalize.
312 */
313 tconfig->PchSbAccessUnlock = (config->HeciEnabled == 0) ? 1 : 0;
Subrata Banikc4986eb2018-05-09 14:55:09 +0530314 if (get_lockdown_config() == CHIPSET_LOCKDOWN_COREBOOT) {
Subrata Banikc204aaa2017-08-17 15:49:58 +0530315 tconfig->PchLockDownBiosInterface = 0;
316 params->PchLockDownBiosLock = 0;
317 params->PchLockDownSpiEiss = 0;
318 /*
319 * Skip Spi Flash Lockdown from inside FSP.
320 * Making this config "0" means FSP won't set the FLOCKDN bit
321 * of SPIBAR + 0x04 (i.e., Bit 15 of BIOS_HSFSTS_CTL).
322 * So, it becomes coreboot's responsibility to set this bit
323 * before end of POST for security concerns.
324 */
325 params->SpiFlashCfgLockDown = 0;
326 }
Benjamin Dorondc667982020-10-16 18:07:13 +0000327 /* FSP should let coreboot set subsystem IDs, which are read/write-once */
328 params->DefaultSvid = 0;
329 params->PchSubSystemVendorId = 0;
330 params->DefaultSid = 0;
331 params->PchSubSystemId = 0;
Elyes HAOUASb58e99d2019-01-23 12:04:43 +0100332
Naresh G Solankia2d40622016-08-30 20:47:13 +0530333 params->PchPmWolEnableOverride = config->WakeConfigWolEnableOverride;
334 params->PchPmPcieWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
335 params->PchPmDeepSxPol = config->PmConfigDeepSxPol;
Duncan Laurie25c7d932017-02-17 17:16:43 -0800336 params->PchPmSlpS0Enable = config->s0ix_enable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530337 params->PchPmSlpS3MinAssert = config->PmConfigSlpS3MinAssert;
338 params->PchPmSlpS4MinAssert = config->PmConfigSlpS4MinAssert;
339 params->PchPmSlpSusMinAssert = config->PmConfigSlpSusMinAssert;
340 params->PchPmSlpAMinAssert = config->PmConfigSlpAMinAssert;
341 params->PchPmLpcClockRun = config->PmConfigPciClockRun;
342 params->PchPmSlpStrchSusUp = config->PmConfigSlpStrchSusUp;
343 params->PchPmPwrBtnOverridePeriod =
344 config->PmConfigPwrBtnOverridePeriod;
345 params->PchPmPwrCycDur = config->PmConfigPwrCycDur;
Rizwan Qureshi0da186c2017-02-23 14:43:39 +0530346
347 /* Indicate whether platform supports Voltage Margining */
348 params->PchPmSlpS0VmEnable = config->PchPmSlpS0VmEnable;
349
Nico Huber44e89af2019-02-23 19:24:51 +0100350 params->PchSirqEnable = config->serirq_mode != SERIRQ_OFF;
351 params->PchSirqMode = config->serirq_mode == SERIRQ_CONTINUOUS;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530352
Martin Rothc25c1eb2020-07-24 12:26:21 -0600353 params->CpuConfig.Bits.SkipMpInit = !CONFIG(USE_INTEL_FSP_MP_INIT);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530354
Subrata Banikc4986eb2018-05-09 14:55:09 +0530355 for (i = 0; i < ARRAY_SIZE(config->i2c_voltage); i++)
Aaron Durbined14a4e2016-11-09 17:04:15 -0600356 params->SerialIoI2cVoltage[i] = config->i2c_voltage[i];
Naresh G Solankia2d40622016-08-30 20:47:13 +0530357
358 for (i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
359 fill_vr_domain_config(params, i, &config->domain_vr_config[i]);
360
361 /* Show SPI controller if enabled in devicetree.cb */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300362 dev = pcidev_path_on_root(PCH_DEVFN_SPI);
Felix Singere1049342020-08-11 06:34:15 +0200363 params->ShowSpiController = dev && dev->enabled;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530364
Duncan Laurief5116952018-03-26 02:24:18 -0700365 /* Enable xDCI controller if enabled in devicetree and allowed */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300366 dev = pcidev_path_on_root(PCH_DEVFN_USBOTG);
Angel Ponsc54dcf42019-08-30 22:14:18 +0200367 if (dev) {
368 if (!xdci_can_enable())
369 dev->enabled = 0;
370 params->XdciEnable = dev->enabled;
371 } else {
372 params->XdciEnable = 0;
373 }
Duncan Laurief5116952018-03-26 02:24:18 -0700374
Maxim Polyakov03ddd192019-08-30 18:04:02 +0300375 /* Enable or disable Gaussian Mixture Model in devicetree */
376 dev = pcidev_path_on_root(SA_DEVFN_GMM);
Felix Singere1049342020-08-11 06:34:15 +0200377 params->GmmEnable = dev && dev->enabled;
Maxim Polyakov03ddd192019-08-30 18:04:02 +0300378
Rizwan Qureshi64670142016-11-23 15:25:19 +0530379 /*
380 * Send VR specific mailbox commands:
381 * 000b - no VR specific command sent
382 * 001b - VR mailbox command specifically for the MPS IMPV8 VR
Lee Leahyf4c4ab92017-03-16 17:08:03 -0700383 * will be sent
Rizwan Qureshi64670142016-11-23 15:25:19 +0530384 * 010b - VR specific command sent for PS4 exit issue
385 * 100b - VR specific command sent for MPS VR decay issue
386 */
387 params->SendVrMbxCmd1 = config->SendVrMbxCmd;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530388
Rizwan Qureshib3e18c72017-09-25 17:35:15 +0530389 /*
390 * Activates VR mailbox command for Intersil VR C-state issues.
391 * 0 - no mailbox command sent.
392 * 1 - VR mailbox command sent for IA/GT rails only.
393 * 2 - VR mailbox command sent for IA/GT/SA rails.
394 */
395 params->IslVrCmd = config->IslVrCmd;
396
Duncan Laurieb2aac852017-03-07 19:12:02 -0800397 /* Acoustic Noise Mitigation */
398 params->AcousticNoiseMitigation = config->AcousticNoiseMitigation;
399 params->SlowSlewRateForIa = config->SlowSlewRateForIa;
400 params->SlowSlewRateForGt = config->SlowSlewRateForGt;
401 params->SlowSlewRateForSa = config->SlowSlewRateForSa;
402 params->FastPkgCRampDisableIa = config->FastPkgCRampDisableIa;
403 params->FastPkgCRampDisableGt = config->FastPkgCRampDisableGt;
404 params->FastPkgCRampDisableSa = config->FastPkgCRampDisableSa;
405
Rizwan Qureshiffe58102017-02-10 15:58:24 +0530406 /* Enable PMC XRAM read */
407 tconfig->PchPmPmcReadDisable = config->PchPmPmcReadDisable;
408
Subrata Banik6b45ee42017-05-12 11:43:57 +0530409 /* Enable/Disable EIST */
410 tconfig->Eist = config->eist_enable;
411
marxwangec5a9472017-12-11 14:57:49 +0800412 /* Set TccActivationOffset */
413 tconfig->TccActivationOffset = config->tcc_offset;
414
Angel Pons4ff63d32019-08-30 20:05:33 +0200415 /* Already handled in coreboot code, so tell FSP to ignore UPDs */
416 params->PchIoApicBdfValid = 0;
417
Nico Huber2afe4dc2017-09-19 09:36:03 +0200418 /* Enable VT-d and X2APIC */
419 if (!config->ignore_vtd && soc_is_vtd_capable()) {
420 params->VtdBaseAddress[0] = GFXVT_BASE_ADDRESS;
421 params->VtdBaseAddress[1] = VTVC0_BASE_ADDRESS;
422 params->X2ApicOptOut = 0;
423 tconfig->VtdDisable = 0;
Nico Huber2afe4dc2017-09-19 09:36:03 +0200424 }
425
Michael Niewöhnerd60089b2019-10-26 10:44:33 +0200426 dev = pcidev_path_on_root(SA_DEVFN_IGD);
427 if (CONFIG(RUN_FSP_GOP) && dev && dev->enabled)
428 params->PeiGraphicsPeimInit = 1;
429 else
430 params->PeiGraphicsPeimInit = 0;
431
Benjamin Doronbbb81232020-06-28 02:43:53 +0000432 params->PavpEnable = CONFIG(PAVP);
433
Naresh G Solankia2d40622016-08-30 20:47:13 +0530434 soc_irq_settings(params);
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530435}
Lee Leahyb0005132015-05-12 18:19:47 -0700436
Naresh G Solankia2d40622016-08-30 20:47:13 +0530437/* Mainboard GPIO Configuration */
Aaron Durbin64031672018-04-21 14:45:32 -0600438__weak void mainboard_silicon_init_params(FSP_S_CONFIG *params)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530439{
440 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
441}
Wim Vervoornd1371502019-12-17 14:10:16 +0100442
443/* Handle FSP logo params */
444const struct cbmem_entry *soc_load_logo(FSPS_UPD *supd)
445{
446 return fsp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
447}