blob: c2c0745565867a3f7f79de75c7790fc8e71369de [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001/*
2 * This file is part of the coreboot project.
3 *
Subrata Banika4b11e5c2017-02-03 18:57:49 +05304 * Copyright (C) 2016-2017 Intel Corporation.
Lee Leahyb0005132015-05-12 18:19:47 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Lee Leahyb0005132015-05-12 18:19:47 -070014 */
15
Lee Leahy1d14b3e2015-05-12 18:23:27 -070016#include <chip.h>
Duncan Laurie7d484102017-01-09 22:23:39 -080017#include <bootmode.h>
Rizwan Qureshi1222a732016-08-23 14:31:23 +053018#include <bootstate.h>
19#include <device/pci.h>
20#include <fsp/api.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053021#include <arch/acpi.h>
Gaggery Tsai711fb812018-05-22 12:32:48 -070022#include <arch/io.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053023#include <chip.h>
Aaron Durbin64031672018-04-21 14:45:32 -060024#include <compiler.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053025#include <bootstate.h>
26#include <console/console.h>
27#include <device/device.h>
28#include <device/pci.h>
Gaggery Tsai711fb812018-05-22 12:32:48 -070029#include <device/pci_ids.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053030#include <fsp/api.h>
31#include <fsp/util.h>
Subrata Banikf699c142018-06-08 17:57:37 +053032#include <intelblocks/chip.h>
Duncan Laurief5116952018-03-26 02:24:18 -070033#include <intelblocks/xdci.h>
Subrata Banik9cd99a12018-05-28 16:12:03 +053034#include <intelpch/lockdown.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080035#include <romstage_handoff.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053036#include <soc/acpi.h>
Patrick Georgic6a00502017-10-05 18:19:29 +020037#include <soc/intel/common/vbt.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053038#include <soc/interrupt.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020039#include <soc/iomap.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053040#include <soc/irq.h>
41#include <soc/pci_devs.h>
42#include <soc/ramstage.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020043#include <soc/systemagent.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053044#include <string.h>
45
Gaggery Tsai711fb812018-05-22 12:32:48 -070046struct pcie_entry {
47 unsigned int devfn;
48 unsigned int func_count;
49};
50
51/*
52 * According to table 2-2 in doc#546717:
53 * PCI bus[function] ID
54 * D28:[F0 - F7] 0xA110 - 0xA117
55 * D29:[F0 - F7] 0xA118 - 0xA11F
56 * D27:[F0 - F3] 0xA167 - 0xA16A
57 */
58static const struct pcie_entry pcie_table_skl_pch_h[] = {
59 {PCH_DEVFN_PCIE1, 8},
60 {PCH_DEVFN_PCIE9, 8},
61 {PCH_DEVFN_PCIE17, 4},
62};
63
64/*
65 * According to table 2-2 in doc#564464:
66 * PCI bus[function] ID
67 * D28:[F0 - F7] 0xA290 - 0xA297
68 * D29:[F0 - F7] 0xA298 - 0xA29F
69 * D27:[F0 - F7] 0xA2E7 - 0xA2EE
70 */
71static const struct pcie_entry pcie_table_kbl_pch_h[] = {
72 {PCH_DEVFN_PCIE1, 8},
73 {PCH_DEVFN_PCIE9, 8},
74 {PCH_DEVFN_PCIE17, 8},
75};
76
77/*
78 * According to table 2-2 in doc#567995/545659:
79 * PCI bus[function] ID
80 * D28:[F0 - F7] 0x9D10 - 0x9D17
81 * D29:[F0 - F3] 0x9D18 - 0x9D1B
82 */
83static const struct pcie_entry pcie_table_skl_pch_lp[] = {
84 {PCH_DEVFN_PCIE1, 8},
85 {PCH_DEVFN_PCIE9, 4},
86};
87
88/*
89 * If the PCIe root port at function 0 is disabled,
90 * the PCIe root ports might be coalesced after FSP silicon init.
91 * The below function will swap the devfn of the first enabled device
92 * in devicetree and function 0 resides a pci device
93 * so that it won't confuse coreboot.
94 */
95static void pcie_update_device_tree(const struct pcie_entry *pcie_rp_group,
96 size_t pci_groups)
97{
98 struct device *func0;
99 unsigned int devfn, devfn0;
100 int i, group;
101 unsigned int inc = PCI_DEVFN(0, 1);
102
103 for (group = 0; group < pci_groups; group++) {
104 devfn0 = pcie_rp_group[group].devfn;
105 func0 = dev_find_slot(0, devfn0);
106 if (func0 == NULL)
107 continue;
108
109 /* No more functions if function 0 is disabled. */
110 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
111 continue;
112
113 devfn = devfn0 + inc;
114
115 /*
116 * Increase function by 1.
117 * Then find first enabled device to replace func0
118 * as that port was move to func0.
119 */
120 for (i = 1; i < pcie_rp_group[group].func_count;
121 i++, devfn += inc) {
122 struct device *dev = dev_find_slot(0, devfn);
123 if (dev == NULL || !dev->enabled)
124 continue;
125
126 /*
127 * Found the first enabled device in
128 * a given dev number.
129 */
130 printk(BIOS_INFO, "PCI func %d was swapped"
131 " to func 0.\n", i);
132 func0->path.pci.devfn = dev->path.pci.devfn;
133 dev->path.pci.devfn = devfn0;
134 break;
135 }
136 }
137}
138
139static void pcie_override_devicetree_after_silicon_init(void)
140{
141 uint16_t id, id_mask;
142
143 id = pci_read_config16(PCH_DEV_PCIE1, PCI_DEVICE_ID);
144 /*
145 * We may read an ID other than func 0 after FSP-S.
146 * Strip out 4 least significant bits.
147 */
148 id_mask = id & ~0xf;
149 printk(BIOS_INFO, "Override DT after FSP-S, PCH is ");
150 if (id_mask == (PCI_DEVICE_ID_INTEL_SPT_LP_PCIE_RP1 & ~0xf)) {
151 printk(BIOS_INFO, "KBL/SKL PCH-LP SKU\n");
152 pcie_update_device_tree(&pcie_table_skl_pch_lp[0],
153 ARRAY_SIZE(pcie_table_skl_pch_lp));
154 } else if (id_mask == (PCI_DEVICE_ID_INTEL_KBP_H_PCIE_RP1 & ~0xf)) {
155 printk(BIOS_INFO, "KBL PCH-H SKU\n");
156 pcie_update_device_tree(&pcie_table_kbl_pch_h[0],
157 ARRAY_SIZE(pcie_table_kbl_pch_h));
158 } else if (id_mask == (PCI_DEVICE_ID_INTEL_SPT_H_PCIE_RP1 & ~0xf)) {
159 printk(BIOS_INFO, "SKL PCH-H SKU\n");
160 pcie_update_device_tree(&pcie_table_skl_pch_h[0],
161 ARRAY_SIZE(pcie_table_skl_pch_h));
162 } else {
163 printk(BIOS_ERR, "[BUG] PCIE Root Port id 0x%x"
164 " is not found\n", id);
165 return;
166 }
167}
168
Naresh G Solankia2d40622016-08-30 20:47:13 +0530169void soc_init_pre_device(void *chip_info)
170{
171 /* Perform silicon specific init. */
Aaron Durbin6c191d82016-11-29 21:22:42 -0600172 fsp_silicon_init(romstage_handoff_is_resume());
Gaggery Tsai711fb812018-05-22 12:32:48 -0700173 /* swap enabled PCI ports in device tree if needed */
174 pcie_override_devicetree_after_silicon_init();
Naresh G Solankia2d40622016-08-30 20:47:13 +0530175}
176
Furquan Shaikhc2480442017-02-20 13:41:56 -0800177void soc_fsp_load(void)
178{
179 fsps_load(romstage_handoff_is_resume());
180}
181
Elyes HAOUAS143fb462018-05-25 12:56:45 +0200182static void pci_domain_set_resources(struct device *dev)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530183{
184 assign_resources(dev->link_list);
185}
186
187static struct device_operations pci_domain_ops = {
188 .read_resources = &pci_domain_read_resources,
189 .set_resources = &pci_domain_set_resources,
190 .scan_bus = &pci_domain_scan_bus,
Naresh G Solankia2d40622016-08-30 20:47:13 +0530191#if IS_ENABLED(CONFIG_HAVE_ACPI_TABLES)
Nico Huberc37b0e32017-09-18 20:03:46 +0200192 .write_acpi_tables = &northbridge_write_acpi_tables,
193 .acpi_name = &soc_acpi_name,
Naresh G Solankia2d40622016-08-30 20:47:13 +0530194#endif
195};
196
197static struct device_operations cpu_bus_ops = {
198 .read_resources = DEVICE_NOOP,
199 .set_resources = DEVICE_NOOP,
200 .enable_resources = DEVICE_NOOP,
Subrata Banika4b11e5c2017-02-03 18:57:49 +0530201 .init = DEVICE_NOOP,
Naresh G Solankia2d40622016-08-30 20:47:13 +0530202#if IS_ENABLED(CONFIG_HAVE_ACPI_TABLES)
203 .acpi_fill_ssdt_generator = generate_cpu_entries,
204#endif
205};
206
Elyes HAOUAS143fb462018-05-25 12:56:45 +0200207static void soc_enable(struct device *dev)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530208{
209 /* Set the operations if it is a special bus type */
Subrata Banik3c838c72017-12-06 18:14:01 +0530210 if (dev->path.type == DEVICE_PATH_DOMAIN)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530211 dev->ops = &pci_domain_ops;
Subrata Banik3c838c72017-12-06 18:14:01 +0530212 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530213 dev->ops = &cpu_bus_ops;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530214}
215
216struct chip_operations soc_intel_skylake_ops = {
217 CHIP_NAME("Intel 6th Gen")
218 .enable_dev = &soc_enable,
219 .init = &soc_init_pre_device,
220};
Lee Leahyb0005132015-05-12 18:19:47 -0700221
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530222/* UPD parameters to be initialized before SiliconInit */
Naresh G Solankia2d40622016-08-30 20:47:13 +0530223void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530224{
Naresh G Solankia2d40622016-08-30 20:47:13 +0530225 FSP_S_CONFIG *params = &supd->FspsConfig;
226 FSP_S_TEST_CONFIG *tconfig = &supd->FspsTestConfig;
227 static struct soc_intel_skylake_config *config;
Patrick Georgid2990ff2018-05-03 18:06:15 +0200228 uintptr_t vbt_data = (uintptr_t)vbt_get();
Naresh G Solankia2d40622016-08-30 20:47:13 +0530229 int i;
230
Naresh G Solankia2d40622016-08-30 20:47:13 +0530231 struct device *dev = SA_DEV_ROOT;
232 if (!dev || !dev->chip_info) {
233 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
234 return;
235 }
236 config = dev->chip_info;
237
238 mainboard_silicon_init_params(params);
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800239 /* Set PsysPmax if it is available from DT */
240 if (config->psys_pmax) {
241 /* PsysPmax is in unit of 1/8 Watt */
242 tconfig->PsysPmax = config->psys_pmax * 8;
243 printk(BIOS_DEBUG, "psys_pmax = %d\n", tconfig->PsysPmax);
244 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530245
Naresh G Solankia2d40622016-08-30 20:47:13 +0530246 params->GraphicsConfigPtr = (u32) vbt_data;
247
248 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
249 params->PortUsb20Enable[i] =
250 config->usb2_ports[i].enable;
Subrata Banik2c3054c2016-11-22 20:21:49 +0530251 params->Usb2OverCurrentPin[i] =
252 config->usb2_ports[i].ocpin;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530253 params->Usb2AfePetxiset[i] =
254 config->usb2_ports[i].pre_emp_bias;
255 params->Usb2AfeTxiset[i] =
256 config->usb2_ports[i].tx_bias;
257 params->Usb2AfePredeemp[i] =
258 config->usb2_ports[i].tx_emp_enable;
259 params->Usb2AfePehalfbit[i] =
260 config->usb2_ports[i].pre_emp_bit;
261 }
262
263 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
264 params->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Subrata Banik2c3054c2016-11-22 20:21:49 +0530265 params->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530266 if (config->usb3_ports[i].tx_de_emp) {
267 params->Usb3HsioTxDeEmphEnable[i] = 1;
268 params->Usb3HsioTxDeEmph[i] =
269 config->usb3_ports[i].tx_de_emp;
270 }
271 if (config->usb3_ports[i].tx_downscale_amp) {
272 params->Usb3HsioTxDownscaleAmpEnable[i] = 1;
273 params->Usb3HsioTxDownscaleAmp[i] =
274 config->usb3_ports[i].tx_downscale_amp;
275 }
276 }
277
278 memcpy(params->SataPortsEnable, config->SataPortsEnable,
279 sizeof(params->SataPortsEnable));
280 memcpy(params->SataPortsDevSlp, config->SataPortsDevSlp,
281 sizeof(params->SataPortsDevSlp));
282 memcpy(params->PcieRpClkReqSupport, config->PcieRpClkReqSupport,
283 sizeof(params->PcieRpClkReqSupport));
284 memcpy(params->PcieRpClkReqNumber, config->PcieRpClkReqNumber,
285 sizeof(params->PcieRpClkReqNumber));
Rizwan Qureshi6ab4ed42017-09-05 14:18:25 +0530286 memcpy(params->PcieRpAdvancedErrorReporting,
287 config->PcieRpAdvancedErrorReporting,
288 sizeof(params->PcieRpAdvancedErrorReporting));
Rizwan Qureshi03937392017-09-16 01:54:20 +0530289 memcpy(params->PcieRpLtrEnable, config->PcieRpLtrEnable,
290 sizeof(params->PcieRpLtrEnable));
Duncan Laurie74ea48e2018-01-29 12:00:47 -0800291 memcpy(params->PcieRpHotPlug, config->PcieRpHotPlug,
292 sizeof(params->PcieRpHotPlug));
Naresh G Solankia2d40622016-08-30 20:47:13 +0530293
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530294 /*
295 * PcieRpClkSrcNumber UPD is set to clock source number(0-6) for
296 * all the enabled PCIe root ports, invalid(0x1F) is set for
297 * disabled PCIe root ports.
298 */
299 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
300 if (config->PcieRpClkReqSupport[i])
301 params->PcieRpClkSrcNumber[i] =
302 config->PcieRpClkSrcNumber[i];
303 else
304 params->PcieRpClkSrcNumber[i] = 0x1F;
305 }
306
Naresh G Solankieedf6d82016-11-16 21:27:38 +0530307 /* disable Legacy PME */
308 memset(params->PcieRpPmSci, 0, sizeof(params->PcieRpPmSci));
309
Naresh G Solankia2d40622016-08-30 20:47:13 +0530310 memcpy(params->SerialIoDevMode, config->SerialIoDevMode,
311 sizeof(params->SerialIoDevMode));
312
313 params->PchCio2Enable = config->Cio2Enable;
Rizwan Qureshic2c8a742017-01-13 22:04:11 +0530314 params->SaImguEnable = config->SaImguEnable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530315 params->Heci3Enabled = config->Heci3Enabled;
316
317 params->LogoPtr = config->LogoPtr;
318 params->LogoSize = config->LogoSize;
319
320 params->CpuConfig.Bits.VmxEnable = config->VmxEnable;
321
322 params->PchPmWoWlanEnable = config->PchPmWoWlanEnable;
323 params->PchPmWoWlanDeepSxEnable = config->PchPmWoWlanDeepSxEnable;
324 params->PchPmLanWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
325
326 params->PchLanEnable = config->EnableLan;
Duncan Laurie14485ef2017-12-13 13:58:35 -0800327 if (config->EnableLan) {
328 params->PchLanLtrEnable = config->EnableLanLtr;
329 params->PchLanK1OffEnable = config->EnableLanK1Off;
330 params->PchLanClkReqSupported = config->LanClkReqSupported;
331 params->PchLanClkReqNumber = config->LanClkReqNumber;
332 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530333 params->SataSalpSupport = config->SataSalpSupport;
334 params->SsicPortEnable = config->SsicPortEnable;
335 params->ScsEmmcEnabled = config->ScsEmmcEnabled;
336 params->ScsEmmcHs400Enabled = config->ScsEmmcHs400Enabled;
337 params->ScsSdCardEnabled = config->ScsSdCardEnabled;
li feng21066382018-05-22 12:49:53 -0700338
Pratik Prajapatie0722472018-08-22 18:58:38 -0700339 if (!!params->ScsEmmcHs400Enabled && !!config->EmmcHs400DllNeed) {
340 params->PchScsEmmcHs400DllDataValid =
341 !!config->EmmcHs400DllNeed;
342 params->PchScsEmmcHs400RxStrobeDll1 =
343 config->ScsEmmcHs400RxStrobeDll1;
344 params->PchScsEmmcHs400TxDataDll =
345 config->ScsEmmcHs400TxDataDll;
346 }
347
li feng21066382018-05-22 12:49:53 -0700348 /* If ISH is enabled, enable ISH elements */
349 dev = dev_find_slot(0, PCH_DEVFN_ISH);
350 if (dev)
351 params->PchIshEnable = dev->enabled;
352 else
353 params->PchIshEnable = 0;
354
Naresh G Solankia2d40622016-08-30 20:47:13 +0530355 params->PchHdaEnable = config->EnableAzalia;
356 params->PchHdaIoBufferOwnership = config->IoBufferOwnership;
357 params->PchHdaDspEnable = config->DspEnable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530358 params->Device4Enable = config->Device4Enable;
359 params->SataEnable = config->EnableSata;
360 params->SataMode = config->SataMode;
Matt DeVillier9e0d69b2017-10-10 14:03:36 -0500361 params->SataSpeedLimit = config->SataSpeedLimit;
Kane Chen14e0fa52017-12-27 12:11:23 +0800362 params->SataPwrOptEnable = config->SataPwrOptEnable;
Matt DeVillier9e0d69b2017-10-10 14:03:36 -0500363
Naresh G Solankia2d40622016-08-30 20:47:13 +0530364 tconfig->PchLockDownGlobalSmi = config->LockDownConfigGlobalSmi;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530365 tconfig->PchLockDownRtcLock = config->LockDownConfigRtcLock;
Barnali Sarkarfbf10182017-08-11 18:38:38 +0530366 /*
367 * To disable HECI, the Psf needs to be left unlocked
368 * by FSP till end of post sequence. Based on the devicetree
369 * setting, we set the appropriate PsfUnlock policy in FSP,
370 * do the changes and then lock it back in coreboot during finalize.
371 */
372 tconfig->PchSbAccessUnlock = (config->HeciEnabled == 0) ? 1 : 0;
Subrata Banikc4986eb2018-05-09 14:55:09 +0530373 if (get_lockdown_config() == CHIPSET_LOCKDOWN_COREBOOT) {
Subrata Banikc204aaa2017-08-17 15:49:58 +0530374 tconfig->PchLockDownBiosInterface = 0;
375 params->PchLockDownBiosLock = 0;
376 params->PchLockDownSpiEiss = 0;
377 /*
378 * Skip Spi Flash Lockdown from inside FSP.
379 * Making this config "0" means FSP won't set the FLOCKDN bit
380 * of SPIBAR + 0x04 (i.e., Bit 15 of BIOS_HSFSTS_CTL).
381 * So, it becomes coreboot's responsibility to set this bit
382 * before end of POST for security concerns.
383 */
384 params->SpiFlashCfgLockDown = 0;
385 }
Matt Delcodfffcad2018-07-23 12:44:15 -0700386 /* only replacing preexisting subsys ID defaults when non-zero */
387#if defined(CONFIG_SUBSYSTEM_VENDOR_ID) && CONFIG_SUBSYSTEM_VENDOR_ID
388 params->DefaultSvid = CONFIG_SUBSYSTEM_VENDOR_ID;
389 params->PchSubSystemVendorId = CONFIG_SUBSYSTEM_VENDOR_ID;
390#endif
391#if defined(CONFIG_SUBSYSTEM_DEVICE_ID) && CONFIG_SUBSYSTEM_DEVICE_ID
392 params->DefaultSid = CONFIG_SUBSYSTEM_DEVICE_ID;
393 params->PchSubSystemId = CONFIG_SUBSYSTEM_DEVICE_ID;
394#endif
Naresh G Solankia2d40622016-08-30 20:47:13 +0530395 params->PchPmWolEnableOverride = config->WakeConfigWolEnableOverride;
396 params->PchPmPcieWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
397 params->PchPmDeepSxPol = config->PmConfigDeepSxPol;
Duncan Laurie25c7d932017-02-17 17:16:43 -0800398 params->PchPmSlpS0Enable = config->s0ix_enable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530399 params->PchPmSlpS3MinAssert = config->PmConfigSlpS3MinAssert;
400 params->PchPmSlpS4MinAssert = config->PmConfigSlpS4MinAssert;
401 params->PchPmSlpSusMinAssert = config->PmConfigSlpSusMinAssert;
402 params->PchPmSlpAMinAssert = config->PmConfigSlpAMinAssert;
403 params->PchPmLpcClockRun = config->PmConfigPciClockRun;
404 params->PchPmSlpStrchSusUp = config->PmConfigSlpStrchSusUp;
405 params->PchPmPwrBtnOverridePeriod =
406 config->PmConfigPwrBtnOverridePeriod;
407 params->PchPmPwrCycDur = config->PmConfigPwrCycDur;
Rizwan Qureshi0da186c2017-02-23 14:43:39 +0530408
409 /* Indicate whether platform supports Voltage Margining */
410 params->PchPmSlpS0VmEnable = config->PchPmSlpS0VmEnable;
411
Naresh G Solankia2d40622016-08-30 20:47:13 +0530412 params->PchSirqEnable = config->SerialIrqConfigSirqEnable;
413 params->PchSirqMode = config->SerialIrqConfigSirqMode;
414
Subrata Banikf699c142018-06-08 17:57:37 +0530415 params->CpuConfig.Bits.SkipMpInit = !chip_get_fsp_mp_init();
Naresh G Solankia2d40622016-08-30 20:47:13 +0530416
Subrata Banikc4986eb2018-05-09 14:55:09 +0530417 for (i = 0; i < ARRAY_SIZE(config->i2c_voltage); i++)
Aaron Durbined14a4e2016-11-09 17:04:15 -0600418 params->SerialIoI2cVoltage[i] = config->i2c_voltage[i];
Naresh G Solankia2d40622016-08-30 20:47:13 +0530419
420 for (i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
421 fill_vr_domain_config(params, i, &config->domain_vr_config[i]);
422
423 /* Show SPI controller if enabled in devicetree.cb */
424 dev = dev_find_slot(0, PCH_DEVFN_SPI);
425 params->ShowSpiController = dev->enabled;
426
Duncan Laurief5116952018-03-26 02:24:18 -0700427 /* Enable xDCI controller if enabled in devicetree and allowed */
428 dev = dev_find_slot(0, PCH_DEVFN_USBOTG);
429 if (!xdci_can_enable())
430 dev->enabled = 0;
431 params->XdciEnable = dev->enabled;
432
Rizwan Qureshi64670142016-11-23 15:25:19 +0530433 /*
434 * Send VR specific mailbox commands:
435 * 000b - no VR specific command sent
436 * 001b - VR mailbox command specifically for the MPS IMPV8 VR
Lee Leahyf4c4ab92017-03-16 17:08:03 -0700437 * will be sent
Rizwan Qureshi64670142016-11-23 15:25:19 +0530438 * 010b - VR specific command sent for PS4 exit issue
439 * 100b - VR specific command sent for MPS VR decay issue
440 */
441 params->SendVrMbxCmd1 = config->SendVrMbxCmd;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530442
Rizwan Qureshib3e18c72017-09-25 17:35:15 +0530443 /*
444 * Activates VR mailbox command for Intersil VR C-state issues.
445 * 0 - no mailbox command sent.
446 * 1 - VR mailbox command sent for IA/GT rails only.
447 * 2 - VR mailbox command sent for IA/GT/SA rails.
448 */
449 params->IslVrCmd = config->IslVrCmd;
450
Duncan Laurieb2aac852017-03-07 19:12:02 -0800451 /* Acoustic Noise Mitigation */
452 params->AcousticNoiseMitigation = config->AcousticNoiseMitigation;
453 params->SlowSlewRateForIa = config->SlowSlewRateForIa;
454 params->SlowSlewRateForGt = config->SlowSlewRateForGt;
455 params->SlowSlewRateForSa = config->SlowSlewRateForSa;
456 params->FastPkgCRampDisableIa = config->FastPkgCRampDisableIa;
457 params->FastPkgCRampDisableGt = config->FastPkgCRampDisableGt;
458 params->FastPkgCRampDisableSa = config->FastPkgCRampDisableSa;
459
Rizwan Qureshiffe58102017-02-10 15:58:24 +0530460 /* Enable PMC XRAM read */
461 tconfig->PchPmPmcReadDisable = config->PchPmPmcReadDisable;
462
Subrata Banik6b45ee42017-05-12 11:43:57 +0530463 /* Enable/Disable EIST */
464 tconfig->Eist = config->eist_enable;
465
marxwangec5a9472017-12-11 14:57:49 +0800466 /* Set TccActivationOffset */
467 tconfig->TccActivationOffset = config->tcc_offset;
468
Nico Huber2afe4dc2017-09-19 09:36:03 +0200469 /* Enable VT-d and X2APIC */
470 if (!config->ignore_vtd && soc_is_vtd_capable()) {
471 params->VtdBaseAddress[0] = GFXVT_BASE_ADDRESS;
472 params->VtdBaseAddress[1] = VTVC0_BASE_ADDRESS;
473 params->X2ApicOptOut = 0;
474 tconfig->VtdDisable = 0;
475
476 params->PchIoApicBdfValid = 1;
477 params->PchIoApicBusNumber = 250;
478 params->PchIoApicDeviceNumber = 31;
479 params->PchIoApicFunctionNumber = 0;
480 }
481
Naresh G Solankia2d40622016-08-30 20:47:13 +0530482 soc_irq_settings(params);
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530483}
Lee Leahyb0005132015-05-12 18:19:47 -0700484
Naresh G Solankia2d40622016-08-30 20:47:13 +0530485/* Mainboard GPIO Configuration */
Aaron Durbin64031672018-04-21 14:45:32 -0600486__weak void mainboard_silicon_init_params(FSP_S_CONFIG *params)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530487{
488 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
489}