blob: 054ed089dc0caa39b7895db9ad572ded21844f62 [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001/*
2 * This file is part of the coreboot project.
3 *
Subrata Banika4b11e5c2017-02-03 18:57:49 +05304 * Copyright (C) 2016-2017 Intel Corporation.
Lee Leahyb0005132015-05-12 18:19:47 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Lee Leahyb0005132015-05-12 18:19:47 -070014 */
15
Lee Leahy1d14b3e2015-05-12 18:23:27 -070016#include <chip.h>
Duncan Laurie7d484102017-01-09 22:23:39 -080017#include <bootmode.h>
Rizwan Qureshi1222a732016-08-23 14:31:23 +053018#include <bootstate.h>
19#include <device/pci.h>
20#include <fsp/api.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053021#include <arch/acpi.h>
22#include <chip.h>
23#include <bootstate.h>
24#include <console/console.h>
25#include <device/device.h>
26#include <device/pci.h>
27#include <fsp/api.h>
28#include <fsp/util.h>
Duncan Laurief5116952018-03-26 02:24:18 -070029#include <intelblocks/xdci.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080030#include <romstage_handoff.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053031#include <soc/acpi.h>
Patrick Georgic6a00502017-10-05 18:19:29 +020032#include <soc/intel/common/vbt.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053033#include <soc/interrupt.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020034#include <soc/iomap.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053035#include <soc/irq.h>
36#include <soc/pci_devs.h>
37#include <soc/ramstage.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020038#include <soc/systemagent.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053039#include <string.h>
40
41void soc_init_pre_device(void *chip_info)
42{
43 /* Perform silicon specific init. */
Aaron Durbin6c191d82016-11-29 21:22:42 -060044 fsp_silicon_init(romstage_handoff_is_resume());
Naresh G Solankia2d40622016-08-30 20:47:13 +053045}
46
Furquan Shaikhc2480442017-02-20 13:41:56 -080047void soc_fsp_load(void)
48{
49 fsps_load(romstage_handoff_is_resume());
50}
51
Naresh G Solankia2d40622016-08-30 20:47:13 +053052static void pci_domain_set_resources(device_t dev)
53{
54 assign_resources(dev->link_list);
55}
56
57static struct device_operations pci_domain_ops = {
58 .read_resources = &pci_domain_read_resources,
59 .set_resources = &pci_domain_set_resources,
60 .scan_bus = &pci_domain_scan_bus,
61 .ops_pci_bus = &pci_bus_default_ops,
62#if IS_ENABLED(CONFIG_HAVE_ACPI_TABLES)
Nico Huberc37b0e32017-09-18 20:03:46 +020063 .write_acpi_tables = &northbridge_write_acpi_tables,
64 .acpi_name = &soc_acpi_name,
Naresh G Solankia2d40622016-08-30 20:47:13 +053065#endif
66};
67
68static struct device_operations cpu_bus_ops = {
69 .read_resources = DEVICE_NOOP,
70 .set_resources = DEVICE_NOOP,
71 .enable_resources = DEVICE_NOOP,
Subrata Banika4b11e5c2017-02-03 18:57:49 +053072 .init = DEVICE_NOOP,
Naresh G Solankia2d40622016-08-30 20:47:13 +053073#if IS_ENABLED(CONFIG_HAVE_ACPI_TABLES)
74 .acpi_fill_ssdt_generator = generate_cpu_entries,
75#endif
76};
77
78static void soc_enable(device_t dev)
79{
80 /* Set the operations if it is a special bus type */
Subrata Banik3c838c72017-12-06 18:14:01 +053081 if (dev->path.type == DEVICE_PATH_DOMAIN)
Naresh G Solankia2d40622016-08-30 20:47:13 +053082 dev->ops = &pci_domain_ops;
Subrata Banik3c838c72017-12-06 18:14:01 +053083 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Naresh G Solankia2d40622016-08-30 20:47:13 +053084 dev->ops = &cpu_bus_ops;
Naresh G Solankia2d40622016-08-30 20:47:13 +053085}
86
87struct chip_operations soc_intel_skylake_ops = {
88 CHIP_NAME("Intel 6th Gen")
89 .enable_dev = &soc_enable,
90 .init = &soc_init_pre_device,
91};
Lee Leahyb0005132015-05-12 18:19:47 -070092
Rizwan Qureshi1222a732016-08-23 14:31:23 +053093/* UPD parameters to be initialized before SiliconInit */
Naresh G Solankia2d40622016-08-30 20:47:13 +053094void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
Rizwan Qureshi1222a732016-08-23 14:31:23 +053095{
Naresh G Solankia2d40622016-08-30 20:47:13 +053096 FSP_S_CONFIG *params = &supd->FspsConfig;
97 FSP_S_TEST_CONFIG *tconfig = &supd->FspsTestConfig;
98 static struct soc_intel_skylake_config *config;
99 uintptr_t vbt_data = 0;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530100 int i;
101
102 int is_s3_wakeup = acpi_is_wakeup_s3();
103
104 struct device *dev = SA_DEV_ROOT;
105 if (!dev || !dev->chip_info) {
106 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
107 return;
108 }
109 config = dev->chip_info;
110
111 mainboard_silicon_init_params(params);
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800112 /* Set PsysPmax if it is available from DT */
113 if (config->psys_pmax) {
114 /* PsysPmax is in unit of 1/8 Watt */
115 tconfig->PsysPmax = config->psys_pmax * 8;
116 printk(BIOS_DEBUG, "psys_pmax = %d\n", tconfig->PsysPmax);
117 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530118
119 /* Load VBT */
Duncan Laurie7d484102017-01-09 22:23:39 -0800120 if (is_s3_wakeup) {
121 printk(BIOS_DEBUG, "S3 resume do not pass VBT to GOP\n");
Patrick Georgic6a00502017-10-05 18:19:29 +0200122 } else if (display_init_required() && IS_ENABLED(CONFIG_RUN_FSP_GOP)) {
Duncan Laurie7d484102017-01-09 22:23:39 -0800123 /* Get VBT data */
Patrick Georgic6a00502017-10-05 18:19:29 +0200124 vbt_data = (uintptr_t)locate_vbt();
Duncan Laurie7d484102017-01-09 22:23:39 -0800125 if (vbt_data)
126 printk(BIOS_DEBUG, "Passing VBT to GOP\n");
127 else
128 printk(BIOS_DEBUG, "VBT not found!\n");
129 } else {
130 printk(BIOS_DEBUG, "Not passing VBT to GOP\n");
131 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530132 params->GraphicsConfigPtr = (u32) vbt_data;
133
134 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
135 params->PortUsb20Enable[i] =
136 config->usb2_ports[i].enable;
Subrata Banik2c3054c2016-11-22 20:21:49 +0530137 params->Usb2OverCurrentPin[i] =
138 config->usb2_ports[i].ocpin;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530139 params->Usb2AfePetxiset[i] =
140 config->usb2_ports[i].pre_emp_bias;
141 params->Usb2AfeTxiset[i] =
142 config->usb2_ports[i].tx_bias;
143 params->Usb2AfePredeemp[i] =
144 config->usb2_ports[i].tx_emp_enable;
145 params->Usb2AfePehalfbit[i] =
146 config->usb2_ports[i].pre_emp_bit;
147 }
148
149 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
150 params->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Subrata Banik2c3054c2016-11-22 20:21:49 +0530151 params->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530152 if (config->usb3_ports[i].tx_de_emp) {
153 params->Usb3HsioTxDeEmphEnable[i] = 1;
154 params->Usb3HsioTxDeEmph[i] =
155 config->usb3_ports[i].tx_de_emp;
156 }
157 if (config->usb3_ports[i].tx_downscale_amp) {
158 params->Usb3HsioTxDownscaleAmpEnable[i] = 1;
159 params->Usb3HsioTxDownscaleAmp[i] =
160 config->usb3_ports[i].tx_downscale_amp;
161 }
162 }
163
164 memcpy(params->SataPortsEnable, config->SataPortsEnable,
165 sizeof(params->SataPortsEnable));
166 memcpy(params->SataPortsDevSlp, config->SataPortsDevSlp,
167 sizeof(params->SataPortsDevSlp));
168 memcpy(params->PcieRpClkReqSupport, config->PcieRpClkReqSupport,
169 sizeof(params->PcieRpClkReqSupport));
170 memcpy(params->PcieRpClkReqNumber, config->PcieRpClkReqNumber,
171 sizeof(params->PcieRpClkReqNumber));
Rizwan Qureshi6ab4ed42017-09-05 14:18:25 +0530172 memcpy(params->PcieRpAdvancedErrorReporting,
173 config->PcieRpAdvancedErrorReporting,
174 sizeof(params->PcieRpAdvancedErrorReporting));
Rizwan Qureshi03937392017-09-16 01:54:20 +0530175 memcpy(params->PcieRpLtrEnable, config->PcieRpLtrEnable,
176 sizeof(params->PcieRpLtrEnable));
Duncan Laurie74ea48e2018-01-29 12:00:47 -0800177 memcpy(params->PcieRpHotPlug, config->PcieRpHotPlug,
178 sizeof(params->PcieRpHotPlug));
Naresh G Solankia2d40622016-08-30 20:47:13 +0530179
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530180 /*
181 * PcieRpClkSrcNumber UPD is set to clock source number(0-6) for
182 * all the enabled PCIe root ports, invalid(0x1F) is set for
183 * disabled PCIe root ports.
184 */
185 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
186 if (config->PcieRpClkReqSupport[i])
187 params->PcieRpClkSrcNumber[i] =
188 config->PcieRpClkSrcNumber[i];
189 else
190 params->PcieRpClkSrcNumber[i] = 0x1F;
191 }
192
Naresh G Solankieedf6d82016-11-16 21:27:38 +0530193 /* disable Legacy PME */
194 memset(params->PcieRpPmSci, 0, sizeof(params->PcieRpPmSci));
195
Naresh G Solankia2d40622016-08-30 20:47:13 +0530196 memcpy(params->SerialIoDevMode, config->SerialIoDevMode,
197 sizeof(params->SerialIoDevMode));
198
199 params->PchCio2Enable = config->Cio2Enable;
Rizwan Qureshic2c8a742017-01-13 22:04:11 +0530200 params->SaImguEnable = config->SaImguEnable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530201 params->Heci3Enabled = config->Heci3Enabled;
202
203 params->LogoPtr = config->LogoPtr;
204 params->LogoSize = config->LogoSize;
205
206 params->CpuConfig.Bits.VmxEnable = config->VmxEnable;
207
208 params->PchPmWoWlanEnable = config->PchPmWoWlanEnable;
209 params->PchPmWoWlanDeepSxEnable = config->PchPmWoWlanDeepSxEnable;
210 params->PchPmLanWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
211
212 params->PchLanEnable = config->EnableLan;
Duncan Laurie14485ef2017-12-13 13:58:35 -0800213 if (config->EnableLan) {
214 params->PchLanLtrEnable = config->EnableLanLtr;
215 params->PchLanK1OffEnable = config->EnableLanK1Off;
216 params->PchLanClkReqSupported = config->LanClkReqSupported;
217 params->PchLanClkReqNumber = config->LanClkReqNumber;
218 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530219 params->SataSalpSupport = config->SataSalpSupport;
220 params->SsicPortEnable = config->SsicPortEnable;
221 params->ScsEmmcEnabled = config->ScsEmmcEnabled;
222 params->ScsEmmcHs400Enabled = config->ScsEmmcHs400Enabled;
223 params->ScsSdCardEnabled = config->ScsSdCardEnabled;
224 params->PchIshEnable = config->IshEnable;
225 params->PchHdaEnable = config->EnableAzalia;
226 params->PchHdaIoBufferOwnership = config->IoBufferOwnership;
227 params->PchHdaDspEnable = config->DspEnable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530228 params->Device4Enable = config->Device4Enable;
229 params->SataEnable = config->EnableSata;
230 params->SataMode = config->SataMode;
Matt DeVillier9e0d69b2017-10-10 14:03:36 -0500231 params->SataSpeedLimit = config->SataSpeedLimit;
Kane Chen14e0fa52017-12-27 12:11:23 +0800232 params->SataPwrOptEnable = config->SataPwrOptEnable;
Matt DeVillier9e0d69b2017-10-10 14:03:36 -0500233
Naresh G Solankia2d40622016-08-30 20:47:13 +0530234 tconfig->PchLockDownGlobalSmi = config->LockDownConfigGlobalSmi;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530235 tconfig->PchLockDownRtcLock = config->LockDownConfigRtcLock;
Barnali Sarkarfbf10182017-08-11 18:38:38 +0530236 /*
237 * To disable HECI, the Psf needs to be left unlocked
238 * by FSP till end of post sequence. Based on the devicetree
239 * setting, we set the appropriate PsfUnlock policy in FSP,
240 * do the changes and then lock it back in coreboot during finalize.
241 */
242 tconfig->PchSbAccessUnlock = (config->HeciEnabled == 0) ? 1 : 0;
Subrata Banikc204aaa2017-08-17 15:49:58 +0530243 if (config->chipset_lockdown == CHIPSET_LOCKDOWN_COREBOOT) {
244 tconfig->PchLockDownBiosInterface = 0;
245 params->PchLockDownBiosLock = 0;
246 params->PchLockDownSpiEiss = 0;
247 /*
248 * Skip Spi Flash Lockdown from inside FSP.
249 * Making this config "0" means FSP won't set the FLOCKDN bit
250 * of SPIBAR + 0x04 (i.e., Bit 15 of BIOS_HSFSTS_CTL).
251 * So, it becomes coreboot's responsibility to set this bit
252 * before end of POST for security concerns.
253 */
254 params->SpiFlashCfgLockDown = 0;
255 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530256 params->PchSubSystemVendorId = config->PchConfigSubSystemVendorId;
257 params->PchSubSystemId = config->PchConfigSubSystemId;
258 params->PchPmWolEnableOverride = config->WakeConfigWolEnableOverride;
259 params->PchPmPcieWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
260 params->PchPmDeepSxPol = config->PmConfigDeepSxPol;
Duncan Laurie25c7d932017-02-17 17:16:43 -0800261 params->PchPmSlpS0Enable = config->s0ix_enable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530262 params->PchPmSlpS3MinAssert = config->PmConfigSlpS3MinAssert;
263 params->PchPmSlpS4MinAssert = config->PmConfigSlpS4MinAssert;
264 params->PchPmSlpSusMinAssert = config->PmConfigSlpSusMinAssert;
265 params->PchPmSlpAMinAssert = config->PmConfigSlpAMinAssert;
266 params->PchPmLpcClockRun = config->PmConfigPciClockRun;
267 params->PchPmSlpStrchSusUp = config->PmConfigSlpStrchSusUp;
268 params->PchPmPwrBtnOverridePeriod =
269 config->PmConfigPwrBtnOverridePeriod;
270 params->PchPmPwrCycDur = config->PmConfigPwrCycDur;
Rizwan Qureshi0da186c2017-02-23 14:43:39 +0530271
272 /* Indicate whether platform supports Voltage Margining */
273 params->PchPmSlpS0VmEnable = config->PchPmSlpS0VmEnable;
274
Naresh G Solankia2d40622016-08-30 20:47:13 +0530275 params->PchSirqEnable = config->SerialIrqConfigSirqEnable;
276 params->PchSirqMode = config->SerialIrqConfigSirqMode;
277
278 params->CpuConfig.Bits.SkipMpInit = config->FspSkipMpInit;
279
280 for (i = 0; i < ARRAY_SIZE(config->i2c); i++)
Aaron Durbined14a4e2016-11-09 17:04:15 -0600281 params->SerialIoI2cVoltage[i] = config->i2c_voltage[i];
Naresh G Solankia2d40622016-08-30 20:47:13 +0530282
283 for (i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
284 fill_vr_domain_config(params, i, &config->domain_vr_config[i]);
285
286 /* Show SPI controller if enabled in devicetree.cb */
287 dev = dev_find_slot(0, PCH_DEVFN_SPI);
288 params->ShowSpiController = dev->enabled;
289
Duncan Laurief5116952018-03-26 02:24:18 -0700290 /* Enable xDCI controller if enabled in devicetree and allowed */
291 dev = dev_find_slot(0, PCH_DEVFN_USBOTG);
292 if (!xdci_can_enable())
293 dev->enabled = 0;
294 params->XdciEnable = dev->enabled;
295
Rizwan Qureshi64670142016-11-23 15:25:19 +0530296 /*
297 * Send VR specific mailbox commands:
298 * 000b - no VR specific command sent
299 * 001b - VR mailbox command specifically for the MPS IMPV8 VR
Lee Leahyf4c4ab92017-03-16 17:08:03 -0700300 * will be sent
Rizwan Qureshi64670142016-11-23 15:25:19 +0530301 * 010b - VR specific command sent for PS4 exit issue
302 * 100b - VR specific command sent for MPS VR decay issue
303 */
304 params->SendVrMbxCmd1 = config->SendVrMbxCmd;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530305
Rizwan Qureshib3e18c72017-09-25 17:35:15 +0530306 /*
307 * Activates VR mailbox command for Intersil VR C-state issues.
308 * 0 - no mailbox command sent.
309 * 1 - VR mailbox command sent for IA/GT rails only.
310 * 2 - VR mailbox command sent for IA/GT/SA rails.
311 */
312 params->IslVrCmd = config->IslVrCmd;
313
Duncan Laurieb2aac852017-03-07 19:12:02 -0800314 /* Acoustic Noise Mitigation */
315 params->AcousticNoiseMitigation = config->AcousticNoiseMitigation;
316 params->SlowSlewRateForIa = config->SlowSlewRateForIa;
317 params->SlowSlewRateForGt = config->SlowSlewRateForGt;
318 params->SlowSlewRateForSa = config->SlowSlewRateForSa;
319 params->FastPkgCRampDisableIa = config->FastPkgCRampDisableIa;
320 params->FastPkgCRampDisableGt = config->FastPkgCRampDisableGt;
321 params->FastPkgCRampDisableSa = config->FastPkgCRampDisableSa;
322
Rizwan Qureshiffe58102017-02-10 15:58:24 +0530323 /* Enable PMC XRAM read */
324 tconfig->PchPmPmcReadDisable = config->PchPmPmcReadDisable;
325
Subrata Banik6b45ee42017-05-12 11:43:57 +0530326 /* Enable/Disable EIST */
327 tconfig->Eist = config->eist_enable;
328
marxwangec5a9472017-12-11 14:57:49 +0800329 /* Set TccActivationOffset */
330 tconfig->TccActivationOffset = config->tcc_offset;
331
Nico Huber2afe4dc2017-09-19 09:36:03 +0200332 /* Enable VT-d and X2APIC */
333 if (!config->ignore_vtd && soc_is_vtd_capable()) {
334 params->VtdBaseAddress[0] = GFXVT_BASE_ADDRESS;
335 params->VtdBaseAddress[1] = VTVC0_BASE_ADDRESS;
336 params->X2ApicOptOut = 0;
337 tconfig->VtdDisable = 0;
338
339 params->PchIoApicBdfValid = 1;
340 params->PchIoApicBusNumber = 250;
341 params->PchIoApicDeviceNumber = 31;
342 params->PchIoApicFunctionNumber = 0;
343 }
344
Naresh G Solankia2d40622016-08-30 20:47:13 +0530345 soc_irq_settings(params);
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530346}
Lee Leahyb0005132015-05-12 18:19:47 -0700347
Naresh G Solankia2d40622016-08-30 20:47:13 +0530348/* Mainboard GPIO Configuration */
349__attribute__((weak)) void mainboard_silicon_init_params(FSP_S_CONFIG *params)
350{
351 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
352}