blob: b4fed26d1d44710fbd968c107796de9fa04c3305 [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001/*
2 * This file is part of the coreboot project.
3 *
Subrata Banika4b11e5c2017-02-03 18:57:49 +05304 * Copyright (C) 2016-2017 Intel Corporation.
Lee Leahyb0005132015-05-12 18:19:47 -07005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Lee Leahyb0005132015-05-12 18:19:47 -070014 */
15
Lee Leahy1d14b3e2015-05-12 18:23:27 -070016#include <chip.h>
Duncan Laurie7d484102017-01-09 22:23:39 -080017#include <bootmode.h>
Rizwan Qureshi1222a732016-08-23 14:31:23 +053018#include <bootstate.h>
19#include <device/pci.h>
20#include <fsp/api.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053021#include <arch/acpi.h>
22#include <chip.h>
23#include <bootstate.h>
24#include <console/console.h>
25#include <device/device.h>
26#include <device/pci.h>
27#include <fsp/api.h>
28#include <fsp/util.h>
Duncan Laurief5116952018-03-26 02:24:18 -070029#include <intelblocks/xdci.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080030#include <romstage_handoff.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053031#include <soc/acpi.h>
Patrick Georgic6a00502017-10-05 18:19:29 +020032#include <soc/intel/common/vbt.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053033#include <soc/interrupt.h>
34#include <soc/irq.h>
35#include <soc/pci_devs.h>
36#include <soc/ramstage.h>
37#include <string.h>
38
39void soc_init_pre_device(void *chip_info)
40{
41 /* Perform silicon specific init. */
Aaron Durbin6c191d82016-11-29 21:22:42 -060042 fsp_silicon_init(romstage_handoff_is_resume());
Naresh G Solankia2d40622016-08-30 20:47:13 +053043}
44
Furquan Shaikhc2480442017-02-20 13:41:56 -080045void soc_fsp_load(void)
46{
47 fsps_load(romstage_handoff_is_resume());
48}
49
Naresh G Solankia2d40622016-08-30 20:47:13 +053050static void pci_domain_set_resources(device_t dev)
51{
52 assign_resources(dev->link_list);
53}
54
55static struct device_operations pci_domain_ops = {
56 .read_resources = &pci_domain_read_resources,
57 .set_resources = &pci_domain_set_resources,
58 .scan_bus = &pci_domain_scan_bus,
59 .ops_pci_bus = &pci_bus_default_ops,
60#if IS_ENABLED(CONFIG_HAVE_ACPI_TABLES)
61 .acpi_name = &soc_acpi_name,
62#endif
63};
64
65static struct device_operations cpu_bus_ops = {
66 .read_resources = DEVICE_NOOP,
67 .set_resources = DEVICE_NOOP,
68 .enable_resources = DEVICE_NOOP,
Subrata Banika4b11e5c2017-02-03 18:57:49 +053069 .init = DEVICE_NOOP,
Naresh G Solankia2d40622016-08-30 20:47:13 +053070#if IS_ENABLED(CONFIG_HAVE_ACPI_TABLES)
71 .acpi_fill_ssdt_generator = generate_cpu_entries,
72#endif
73};
74
75static void soc_enable(device_t dev)
76{
77 /* Set the operations if it is a special bus type */
Subrata Banik3c838c72017-12-06 18:14:01 +053078 if (dev->path.type == DEVICE_PATH_DOMAIN)
Naresh G Solankia2d40622016-08-30 20:47:13 +053079 dev->ops = &pci_domain_ops;
Subrata Banik3c838c72017-12-06 18:14:01 +053080 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Naresh G Solankia2d40622016-08-30 20:47:13 +053081 dev->ops = &cpu_bus_ops;
Naresh G Solankia2d40622016-08-30 20:47:13 +053082}
83
84struct chip_operations soc_intel_skylake_ops = {
85 CHIP_NAME("Intel 6th Gen")
86 .enable_dev = &soc_enable,
87 .init = &soc_init_pre_device,
88};
Lee Leahyb0005132015-05-12 18:19:47 -070089
Rizwan Qureshi1222a732016-08-23 14:31:23 +053090/* UPD parameters to be initialized before SiliconInit */
Naresh G Solankia2d40622016-08-30 20:47:13 +053091void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
Rizwan Qureshi1222a732016-08-23 14:31:23 +053092{
Naresh G Solankia2d40622016-08-30 20:47:13 +053093 FSP_S_CONFIG *params = &supd->FspsConfig;
94 FSP_S_TEST_CONFIG *tconfig = &supd->FspsTestConfig;
95 static struct soc_intel_skylake_config *config;
96 uintptr_t vbt_data = 0;
Naresh G Solankia2d40622016-08-30 20:47:13 +053097 int i;
98
99 int is_s3_wakeup = acpi_is_wakeup_s3();
100
101 struct device *dev = SA_DEV_ROOT;
102 if (!dev || !dev->chip_info) {
103 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
104 return;
105 }
106 config = dev->chip_info;
107
108 mainboard_silicon_init_params(params);
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800109 /* Set PsysPmax if it is available from DT */
110 if (config->psys_pmax) {
111 /* PsysPmax is in unit of 1/8 Watt */
112 tconfig->PsysPmax = config->psys_pmax * 8;
113 printk(BIOS_DEBUG, "psys_pmax = %d\n", tconfig->PsysPmax);
114 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530115
116 /* Load VBT */
Duncan Laurie7d484102017-01-09 22:23:39 -0800117 if (is_s3_wakeup) {
118 printk(BIOS_DEBUG, "S3 resume do not pass VBT to GOP\n");
Patrick Georgic6a00502017-10-05 18:19:29 +0200119 } else if (display_init_required() && IS_ENABLED(CONFIG_RUN_FSP_GOP)) {
Duncan Laurie7d484102017-01-09 22:23:39 -0800120 /* Get VBT data */
Patrick Georgic6a00502017-10-05 18:19:29 +0200121 vbt_data = (uintptr_t)locate_vbt();
Duncan Laurie7d484102017-01-09 22:23:39 -0800122 if (vbt_data)
123 printk(BIOS_DEBUG, "Passing VBT to GOP\n");
124 else
125 printk(BIOS_DEBUG, "VBT not found!\n");
126 } else {
127 printk(BIOS_DEBUG, "Not passing VBT to GOP\n");
128 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530129 params->GraphicsConfigPtr = (u32) vbt_data;
130
131 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
132 params->PortUsb20Enable[i] =
133 config->usb2_ports[i].enable;
Subrata Banik2c3054c2016-11-22 20:21:49 +0530134 params->Usb2OverCurrentPin[i] =
135 config->usb2_ports[i].ocpin;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530136 params->Usb2AfePetxiset[i] =
137 config->usb2_ports[i].pre_emp_bias;
138 params->Usb2AfeTxiset[i] =
139 config->usb2_ports[i].tx_bias;
140 params->Usb2AfePredeemp[i] =
141 config->usb2_ports[i].tx_emp_enable;
142 params->Usb2AfePehalfbit[i] =
143 config->usb2_ports[i].pre_emp_bit;
144 }
145
146 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
147 params->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Subrata Banik2c3054c2016-11-22 20:21:49 +0530148 params->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530149 if (config->usb3_ports[i].tx_de_emp) {
150 params->Usb3HsioTxDeEmphEnable[i] = 1;
151 params->Usb3HsioTxDeEmph[i] =
152 config->usb3_ports[i].tx_de_emp;
153 }
154 if (config->usb3_ports[i].tx_downscale_amp) {
155 params->Usb3HsioTxDownscaleAmpEnable[i] = 1;
156 params->Usb3HsioTxDownscaleAmp[i] =
157 config->usb3_ports[i].tx_downscale_amp;
158 }
159 }
160
161 memcpy(params->SataPortsEnable, config->SataPortsEnable,
162 sizeof(params->SataPortsEnable));
163 memcpy(params->SataPortsDevSlp, config->SataPortsDevSlp,
164 sizeof(params->SataPortsDevSlp));
165 memcpy(params->PcieRpClkReqSupport, config->PcieRpClkReqSupport,
166 sizeof(params->PcieRpClkReqSupport));
167 memcpy(params->PcieRpClkReqNumber, config->PcieRpClkReqNumber,
168 sizeof(params->PcieRpClkReqNumber));
Rizwan Qureshi6ab4ed42017-09-05 14:18:25 +0530169 memcpy(params->PcieRpAdvancedErrorReporting,
170 config->PcieRpAdvancedErrorReporting,
171 sizeof(params->PcieRpAdvancedErrorReporting));
Rizwan Qureshi03937392017-09-16 01:54:20 +0530172 memcpy(params->PcieRpLtrEnable, config->PcieRpLtrEnable,
173 sizeof(params->PcieRpLtrEnable));
Duncan Laurie74ea48e2018-01-29 12:00:47 -0800174 memcpy(params->PcieRpHotPlug, config->PcieRpHotPlug,
175 sizeof(params->PcieRpHotPlug));
Naresh G Solankia2d40622016-08-30 20:47:13 +0530176
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530177 /*
178 * PcieRpClkSrcNumber UPD is set to clock source number(0-6) for
179 * all the enabled PCIe root ports, invalid(0x1F) is set for
180 * disabled PCIe root ports.
181 */
182 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
183 if (config->PcieRpClkReqSupport[i])
184 params->PcieRpClkSrcNumber[i] =
185 config->PcieRpClkSrcNumber[i];
186 else
187 params->PcieRpClkSrcNumber[i] = 0x1F;
188 }
189
Naresh G Solankieedf6d82016-11-16 21:27:38 +0530190 /* disable Legacy PME */
191 memset(params->PcieRpPmSci, 0, sizeof(params->PcieRpPmSci));
192
Naresh G Solankia2d40622016-08-30 20:47:13 +0530193 memcpy(params->SerialIoDevMode, config->SerialIoDevMode,
194 sizeof(params->SerialIoDevMode));
195
196 params->PchCio2Enable = config->Cio2Enable;
Rizwan Qureshic2c8a742017-01-13 22:04:11 +0530197 params->SaImguEnable = config->SaImguEnable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530198 params->Heci3Enabled = config->Heci3Enabled;
199
200 params->LogoPtr = config->LogoPtr;
201 params->LogoSize = config->LogoSize;
202
203 params->CpuConfig.Bits.VmxEnable = config->VmxEnable;
204
205 params->PchPmWoWlanEnable = config->PchPmWoWlanEnable;
206 params->PchPmWoWlanDeepSxEnable = config->PchPmWoWlanDeepSxEnable;
207 params->PchPmLanWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
208
209 params->PchLanEnable = config->EnableLan;
Duncan Laurie14485ef2017-12-13 13:58:35 -0800210 if (config->EnableLan) {
211 params->PchLanLtrEnable = config->EnableLanLtr;
212 params->PchLanK1OffEnable = config->EnableLanK1Off;
213 params->PchLanClkReqSupported = config->LanClkReqSupported;
214 params->PchLanClkReqNumber = config->LanClkReqNumber;
215 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530216 params->SataSalpSupport = config->SataSalpSupport;
217 params->SsicPortEnable = config->SsicPortEnable;
218 params->ScsEmmcEnabled = config->ScsEmmcEnabled;
219 params->ScsEmmcHs400Enabled = config->ScsEmmcHs400Enabled;
220 params->ScsSdCardEnabled = config->ScsSdCardEnabled;
221 params->PchIshEnable = config->IshEnable;
222 params->PchHdaEnable = config->EnableAzalia;
223 params->PchHdaIoBufferOwnership = config->IoBufferOwnership;
224 params->PchHdaDspEnable = config->DspEnable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530225 params->Device4Enable = config->Device4Enable;
226 params->SataEnable = config->EnableSata;
227 params->SataMode = config->SataMode;
Matt DeVillier9e0d69b2017-10-10 14:03:36 -0500228 params->SataSpeedLimit = config->SataSpeedLimit;
Kane Chen14e0fa52017-12-27 12:11:23 +0800229 params->SataPwrOptEnable = config->SataPwrOptEnable;
Matt DeVillier9e0d69b2017-10-10 14:03:36 -0500230
Naresh G Solankia2d40622016-08-30 20:47:13 +0530231 tconfig->PchLockDownGlobalSmi = config->LockDownConfigGlobalSmi;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530232 tconfig->PchLockDownRtcLock = config->LockDownConfigRtcLock;
Barnali Sarkarfbf10182017-08-11 18:38:38 +0530233 /*
234 * To disable HECI, the Psf needs to be left unlocked
235 * by FSP till end of post sequence. Based on the devicetree
236 * setting, we set the appropriate PsfUnlock policy in FSP,
237 * do the changes and then lock it back in coreboot during finalize.
238 */
239 tconfig->PchSbAccessUnlock = (config->HeciEnabled == 0) ? 1 : 0;
Subrata Banikc204aaa2017-08-17 15:49:58 +0530240 if (config->chipset_lockdown == CHIPSET_LOCKDOWN_COREBOOT) {
241 tconfig->PchLockDownBiosInterface = 0;
242 params->PchLockDownBiosLock = 0;
243 params->PchLockDownSpiEiss = 0;
244 /*
245 * Skip Spi Flash Lockdown from inside FSP.
246 * Making this config "0" means FSP won't set the FLOCKDN bit
247 * of SPIBAR + 0x04 (i.e., Bit 15 of BIOS_HSFSTS_CTL).
248 * So, it becomes coreboot's responsibility to set this bit
249 * before end of POST for security concerns.
250 */
251 params->SpiFlashCfgLockDown = 0;
252 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530253 params->PchSubSystemVendorId = config->PchConfigSubSystemVendorId;
254 params->PchSubSystemId = config->PchConfigSubSystemId;
255 params->PchPmWolEnableOverride = config->WakeConfigWolEnableOverride;
256 params->PchPmPcieWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
257 params->PchPmDeepSxPol = config->PmConfigDeepSxPol;
Duncan Laurie25c7d932017-02-17 17:16:43 -0800258 params->PchPmSlpS0Enable = config->s0ix_enable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530259 params->PchPmSlpS3MinAssert = config->PmConfigSlpS3MinAssert;
260 params->PchPmSlpS4MinAssert = config->PmConfigSlpS4MinAssert;
261 params->PchPmSlpSusMinAssert = config->PmConfigSlpSusMinAssert;
262 params->PchPmSlpAMinAssert = config->PmConfigSlpAMinAssert;
263 params->PchPmLpcClockRun = config->PmConfigPciClockRun;
264 params->PchPmSlpStrchSusUp = config->PmConfigSlpStrchSusUp;
265 params->PchPmPwrBtnOverridePeriod =
266 config->PmConfigPwrBtnOverridePeriod;
267 params->PchPmPwrCycDur = config->PmConfigPwrCycDur;
Rizwan Qureshi0da186c2017-02-23 14:43:39 +0530268
269 /* Indicate whether platform supports Voltage Margining */
270 params->PchPmSlpS0VmEnable = config->PchPmSlpS0VmEnable;
271
Naresh G Solankia2d40622016-08-30 20:47:13 +0530272 params->PchSirqEnable = config->SerialIrqConfigSirqEnable;
273 params->PchSirqMode = config->SerialIrqConfigSirqMode;
274
275 params->CpuConfig.Bits.SkipMpInit = config->FspSkipMpInit;
276
277 for (i = 0; i < ARRAY_SIZE(config->i2c); i++)
Aaron Durbined14a4e2016-11-09 17:04:15 -0600278 params->SerialIoI2cVoltage[i] = config->i2c_voltage[i];
Naresh G Solankia2d40622016-08-30 20:47:13 +0530279
280 for (i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
281 fill_vr_domain_config(params, i, &config->domain_vr_config[i]);
282
283 /* Show SPI controller if enabled in devicetree.cb */
284 dev = dev_find_slot(0, PCH_DEVFN_SPI);
285 params->ShowSpiController = dev->enabled;
286
Duncan Laurief5116952018-03-26 02:24:18 -0700287 /* Enable xDCI controller if enabled in devicetree and allowed */
288 dev = dev_find_slot(0, PCH_DEVFN_USBOTG);
289 if (!xdci_can_enable())
290 dev->enabled = 0;
291 params->XdciEnable = dev->enabled;
292
Rizwan Qureshi64670142016-11-23 15:25:19 +0530293 /*
294 * Send VR specific mailbox commands:
295 * 000b - no VR specific command sent
296 * 001b - VR mailbox command specifically for the MPS IMPV8 VR
Lee Leahyf4c4ab92017-03-16 17:08:03 -0700297 * will be sent
Rizwan Qureshi64670142016-11-23 15:25:19 +0530298 * 010b - VR specific command sent for PS4 exit issue
299 * 100b - VR specific command sent for MPS VR decay issue
300 */
301 params->SendVrMbxCmd1 = config->SendVrMbxCmd;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530302
Rizwan Qureshib3e18c72017-09-25 17:35:15 +0530303 /*
304 * Activates VR mailbox command for Intersil VR C-state issues.
305 * 0 - no mailbox command sent.
306 * 1 - VR mailbox command sent for IA/GT rails only.
307 * 2 - VR mailbox command sent for IA/GT/SA rails.
308 */
309 params->IslVrCmd = config->IslVrCmd;
310
Duncan Laurieb2aac852017-03-07 19:12:02 -0800311 /* Acoustic Noise Mitigation */
312 params->AcousticNoiseMitigation = config->AcousticNoiseMitigation;
313 params->SlowSlewRateForIa = config->SlowSlewRateForIa;
314 params->SlowSlewRateForGt = config->SlowSlewRateForGt;
315 params->SlowSlewRateForSa = config->SlowSlewRateForSa;
316 params->FastPkgCRampDisableIa = config->FastPkgCRampDisableIa;
317 params->FastPkgCRampDisableGt = config->FastPkgCRampDisableGt;
318 params->FastPkgCRampDisableSa = config->FastPkgCRampDisableSa;
319
Rizwan Qureshiffe58102017-02-10 15:58:24 +0530320 /* Enable PMC XRAM read */
321 tconfig->PchPmPmcReadDisable = config->PchPmPmcReadDisable;
322
Subrata Banik6b45ee42017-05-12 11:43:57 +0530323 /* Enable/Disable EIST */
324 tconfig->Eist = config->eist_enable;
325
marxwangec5a9472017-12-11 14:57:49 +0800326 /* Set TccActivationOffset */
327 tconfig->TccActivationOffset = config->tcc_offset;
328
Naresh G Solankia2d40622016-08-30 20:47:13 +0530329 soc_irq_settings(params);
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530330}
Lee Leahyb0005132015-05-12 18:19:47 -0700331
Naresh G Solankia2d40622016-08-30 20:47:13 +0530332/* Mainboard GPIO Configuration */
333__attribute__((weak)) void mainboard_silicon_init_params(FSP_S_CONFIG *params)
334{
335 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
336}