blob: 0ae98a9e0d3e8d6e64bc6ce30817fd1a1c7aad70 [file] [log] [blame]
Angel Pons3bd1e3d2020-04-05 15:47:17 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Lee Leahyb0005132015-05-12 18:19:47 -07002
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +02003#include <bootsplash.h>
Wim Vervoornd1371502019-12-17 14:10:16 +01004#include <cbmem.h>
Rizwan Qureshi1222a732016-08-23 14:31:23 +05305#include <fsp/api.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +05307#include <console/console.h>
8#include <device/device.h>
Gaggery Tsai711fb812018-05-22 12:32:48 -07009#include <device/pci_ids.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053010#include <fsp/util.h>
Michael Niewöhner8913b782020-12-11 22:13:44 +010011#include <gpio.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030012#include <intelblocks/cfg.h>
Subrata Banik46caf092018-09-28 19:54:30 +053013#include <intelblocks/itss.h>
Nico Huber44e89af2019-02-23 19:24:51 +010014#include <intelblocks/lpc_lib.h>
Subrata Banikcf32fd12018-12-19 18:02:17 +053015#include <intelblocks/mp_init.h>
Nico Huberad91b182019-10-12 15:16:33 +020016#include <intelblocks/pcie_rp.h>
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053017#include <intelblocks/power_limit.h>
Duncan Laurief5116952018-03-26 02:24:18 -070018#include <intelblocks/xdci.h>
Patrick Rudolph5199e822019-09-26 14:00:14 +020019#include <intelblocks/p2sb.h>
Subrata Banik9cd99a12018-05-28 16:12:03 +053020#include <intelpch/lockdown.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053021#include <soc/acpi.h>
Patrick Georgic6a00502017-10-05 18:19:29 +020022#include <soc/intel/common/vbt.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053023#include <soc/interrupt.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020024#include <soc/iomap.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053025#include <soc/irq.h>
Subrata Banik46caf092018-09-28 19:54:30 +053026#include <soc/itss.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053027#include <soc/pci_devs.h>
28#include <soc/ramstage.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020029#include <soc/systemagent.h>
Michael Niewöhner84fde762020-11-25 16:36:18 +010030#include <soc/usb.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053031#include <string.h>
32
Elyes HAOUASc3385072019-03-21 15:38:06 +010033#include "chip.h"
34
Nico Huberad91b182019-10-12 15:16:33 +020035static const struct pcie_rp_group pch_lp_rp_groups[] = {
36 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
37 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 4 },
38 { 0 }
Gaggery Tsai711fb812018-05-22 12:32:48 -070039};
40
Nico Huberad91b182019-10-12 15:16:33 +020041static const struct pcie_rp_group pch_h_rp_groups[] = {
42 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
43 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 8 },
44 /* Sunrise Point PCH-H actually only has 4 ports in the
45 third group. But that would require a runtime check
46 and probing 4 non-existent ports shouldn't hurt. */
47 { .slot = PCH_DEV_SLOT_PCIE_2, .count = 8 },
48 { 0 }
Gaggery Tsai711fb812018-05-22 12:32:48 -070049};
50
Angel Pons6edbaa22021-02-19 19:49:38 +010051#if CONFIG(HAVE_ACPI_TABLES)
52const char *soc_acpi_name(const struct device *dev)
53{
54 if (dev->path.type == DEVICE_PATH_DOMAIN)
55 return "PCI0";
56
57 if (dev->path.type == DEVICE_PATH_USB) {
58 switch (dev->path.usb.port_type) {
59 case 0:
60 /* Root Hub */
61 return "RHUB";
62 case 2:
63 /* USB2 ports */
64 switch (dev->path.usb.port_id) {
65 case 0: return "HS01";
66 case 1: return "HS02";
67 case 2: return "HS03";
68 case 3: return "HS04";
69 case 4: return "HS05";
70 case 5: return "HS06";
71 case 6: return "HS07";
72 case 7: return "HS08";
73 case 8: return "HS09";
74 case 9: return "HS10";
75 }
76 break;
77 case 3:
78 /* USB3 ports */
79 switch (dev->path.usb.port_id) {
80 case 0: return "SS01";
81 case 1: return "SS02";
82 case 2: return "SS03";
83 case 3: return "SS04";
84 case 4: return "SS05";
85 case 5: return "SS06";
86 }
87 break;
88 }
89 return NULL;
90 }
91
92 if (dev->path.type != DEVICE_PATH_PCI)
93 return NULL;
94
95 /* Match functions 0 and 1 for possible GPUs on a secondary bus */
96 if (dev->bus && dev->bus->secondary > 0) {
97 switch (PCI_FUNC(dev->path.pci.devfn)) {
98 case 0: return "DEV0";
99 case 1: return "DEV1";
100 }
101 return NULL;
102 }
103
104 switch (dev->path.pci.devfn) {
105 case SA_DEVFN_ROOT: return "MCHC";
106 case SA_DEVFN_PEG0: return "PEGP";
107 case SA_DEVFN_IGD: return "GFX0";
108 case PCH_DEVFN_ISH: return "ISHB";
109 case PCH_DEVFN_XHCI: return "XHCI";
110 case PCH_DEVFN_USBOTG: return "XDCI";
111 case PCH_DEVFN_THERMAL: return "THRM";
112 case PCH_DEVFN_CIO: return "ICIO";
113 case PCH_DEVFN_I2C0: return "I2C0";
114 case PCH_DEVFN_I2C1: return "I2C1";
115 case PCH_DEVFN_I2C2: return "I2C2";
116 case PCH_DEVFN_I2C3: return "I2C3";
117 case PCH_DEVFN_CSE: return "CSE1";
118 case PCH_DEVFN_CSE_2: return "CSE2";
119 case PCH_DEVFN_CSE_IDER: return "CSED";
120 case PCH_DEVFN_CSE_KT: return "CSKT";
121 case PCH_DEVFN_CSE_3: return "CSE3";
122 case PCH_DEVFN_SATA: return "SATA";
123 case PCH_DEVFN_UART2: return "UAR2";
124 case PCH_DEVFN_I2C4: return "I2C4";
125 case PCH_DEVFN_I2C5: return "I2C5";
126 case PCH_DEVFN_PCIE1: return "RP01";
127 case PCH_DEVFN_PCIE2: return "RP02";
128 case PCH_DEVFN_PCIE3: return "RP03";
129 case PCH_DEVFN_PCIE4: return "RP04";
130 case PCH_DEVFN_PCIE5: return "RP05";
131 case PCH_DEVFN_PCIE6: return "RP06";
132 case PCH_DEVFN_PCIE7: return "RP07";
133 case PCH_DEVFN_PCIE8: return "RP08";
134 case PCH_DEVFN_PCIE9: return "RP09";
135 case PCH_DEVFN_PCIE10: return "RP10";
136 case PCH_DEVFN_PCIE11: return "RP11";
137 case PCH_DEVFN_PCIE12: return "RP12";
138 case PCH_DEVFN_PCIE13: return "RP13";
139 case PCH_DEVFN_PCIE14: return "RP14";
140 case PCH_DEVFN_PCIE15: return "RP15";
141 case PCH_DEVFN_PCIE16: return "RP16";
142 case PCH_DEVFN_UART0: return "UAR0";
143 case PCH_DEVFN_UART1: return "UAR1";
144 case PCH_DEVFN_GSPI0: return "SPI0";
145 case PCH_DEVFN_GSPI1: return "SPI1";
146 case PCH_DEVFN_EMMC: return "EMMC";
147 case PCH_DEVFN_SDIO: return "SDIO";
148 case PCH_DEVFN_SDCARD: return "SDXC";
149 case PCH_DEVFN_P2SB: return "P2SB";
150 case PCH_DEVFN_PMC: return "PMC_";
151 case PCH_DEVFN_HDA: return "HDAS";
152 case PCH_DEVFN_SMBUS: return "SBUS";
153 case PCH_DEVFN_SPI: return "FSPI";
154 case PCH_DEVFN_GBE: return "IGBE";
155 case PCH_DEVFN_TRACEHUB:return "THUB";
156 }
157
158 return NULL;
159}
160#endif
161
Naresh G Solankia2d40622016-08-30 20:47:13 +0530162void soc_init_pre_device(void *chip_info)
163{
Subrata Banik46caf092018-09-28 19:54:30 +0530164 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
165 * default policy that doesn't honor boards' requirements. */
166 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
167
Naresh G Solankia2d40622016-08-30 20:47:13 +0530168 /* Perform silicon specific init. */
Kyösti Mälkkicc93c6e2021-01-09 22:53:52 +0200169 fsp_silicon_init();
Subrata Banik46caf092018-09-28 19:54:30 +0530170
Patrick Rudolph5199e822019-09-26 14:00:14 +0200171 /*
172 * Keep the P2SB device visible so it and the other devices are
173 * visible in coreboot for driver support and PCI resource allocation.
174 * There is no UPD setting for this.
175 */
176 p2sb_unhide();
177
Subrata Banik46caf092018-09-28 19:54:30 +0530178 /* Restore GPIO IRQ polarities back to previous settings. */
179 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
180
Gaggery Tsai711fb812018-05-22 12:32:48 -0700181 /* swap enabled PCI ports in device tree if needed */
Nico Huberad91b182019-10-12 15:16:33 +0200182 if (CONFIG(SKYLAKE_SOC_PCH_H))
183 pcie_rp_update_devicetree(pch_h_rp_groups);
184 else
185 pcie_rp_update_devicetree(pch_lp_rp_groups);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530186}
187
Naresh G Solankia2d40622016-08-30 20:47:13 +0530188static struct device_operations pci_domain_ops = {
189 .read_resources = &pci_domain_read_resources,
190 .set_resources = &pci_domain_set_resources,
191 .scan_bus = &pci_domain_scan_bus,
Julius Wernercd49cce2019-03-05 16:53:33 -0800192#if CONFIG(HAVE_ACPI_TABLES)
Nico Huberc37b0e32017-09-18 20:03:46 +0200193 .write_acpi_tables = &northbridge_write_acpi_tables,
194 .acpi_name = &soc_acpi_name,
Naresh G Solankia2d40622016-08-30 20:47:13 +0530195#endif
196};
197
198static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200199 .read_resources = noop_read_resources,
200 .set_resources = noop_set_resources,
Julius Wernercd49cce2019-03-05 16:53:33 -0800201#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200202 .acpi_fill_ssdt = generate_cpu_entries,
Naresh G Solankia2d40622016-08-30 20:47:13 +0530203#endif
204};
205
Elyes HAOUAS143fb462018-05-25 12:56:45 +0200206static void soc_enable(struct device *dev)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530207{
208 /* Set the operations if it is a special bus type */
Subrata Banik3c838c72017-12-06 18:14:01 +0530209 if (dev->path.type == DEVICE_PATH_DOMAIN)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530210 dev->ops = &pci_domain_ops;
Subrata Banik3c838c72017-12-06 18:14:01 +0530211 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530212 dev->ops = &cpu_bus_ops;
Michael Niewöhner8913b782020-12-11 22:13:44 +0100213 else if (dev->path.type == DEVICE_PATH_GPIO)
214 block_gpio_enable(dev);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530215}
216
217struct chip_operations soc_intel_skylake_ops = {
218 CHIP_NAME("Intel 6th Gen")
219 .enable_dev = &soc_enable,
220 .init = &soc_init_pre_device,
221};
Lee Leahyb0005132015-05-12 18:19:47 -0700222
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530223/* UPD parameters to be initialized before SiliconInit */
Naresh G Solankia2d40622016-08-30 20:47:13 +0530224void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530225{
Naresh G Solankia2d40622016-08-30 20:47:13 +0530226 FSP_S_CONFIG *params = &supd->FspsConfig;
227 FSP_S_TEST_CONFIG *tconfig = &supd->FspsTestConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300228 struct soc_intel_skylake_config *config;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300229 struct device *dev;
Patrick Georgid2990ff2018-05-03 18:06:15 +0200230 uintptr_t vbt_data = (uintptr_t)vbt_get();
Naresh G Solankia2d40622016-08-30 20:47:13 +0530231 int i;
232
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300233 config = config_of_soc();
Naresh G Solankia2d40622016-08-30 20:47:13 +0530234
235 mainboard_silicon_init_params(params);
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530236
237 struct soc_power_limits_config *soc_confg;
238 config_t *confg = config_of_soc();
239 soc_confg = &confg->power_limits_config;
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800240 /* Set PsysPmax if it is available from DT */
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530241 if (soc_confg->psys_pmax) {
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800242 /* PsysPmax is in unit of 1/8 Watt */
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530243 tconfig->PsysPmax = soc_confg->psys_pmax * 8;
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800244 printk(BIOS_DEBUG, "psys_pmax = %d\n", tconfig->PsysPmax);
245 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530246
Naresh G Solankia2d40622016-08-30 20:47:13 +0530247 params->GraphicsConfigPtr = (u32) vbt_data;
248
249 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
250 params->PortUsb20Enable[i] =
251 config->usb2_ports[i].enable;
252 params->Usb2AfePetxiset[i] =
253 config->usb2_ports[i].pre_emp_bias;
254 params->Usb2AfeTxiset[i] =
255 config->usb2_ports[i].tx_bias;
256 params->Usb2AfePredeemp[i] =
257 config->usb2_ports[i].tx_emp_enable;
258 params->Usb2AfePehalfbit[i] =
259 config->usb2_ports[i].pre_emp_bit;
Michael Niewöhner056d5522020-09-04 15:40:35 +0200260
261 if (config->usb2_ports[i].enable)
262 params->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
263 else
Michael Niewöhner84fde762020-11-25 16:36:18 +0100264 params->Usb2OverCurrentPin[i] = OC_SKIP;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530265 }
266
267 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
268 params->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Michael Niewöhner84fde762020-11-25 16:36:18 +0100269 if (config->usb3_ports[i].enable)
Michael Niewöhner056d5522020-09-04 15:40:35 +0200270 params->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Michael Niewöhner84fde762020-11-25 16:36:18 +0100271 else
272 params->Usb3OverCurrentPin[i] = OC_SKIP;
273
Naresh G Solankia2d40622016-08-30 20:47:13 +0530274 if (config->usb3_ports[i].tx_de_emp) {
275 params->Usb3HsioTxDeEmphEnable[i] = 1;
276 params->Usb3HsioTxDeEmph[i] =
277 config->usb3_ports[i].tx_de_emp;
278 }
279 if (config->usb3_ports[i].tx_downscale_amp) {
280 params->Usb3HsioTxDownscaleAmpEnable[i] = 1;
281 params->Usb3HsioTxDownscaleAmp[i] =
282 config->usb3_ports[i].tx_downscale_amp;
283 }
284 }
285
Felix Singer0901d032020-07-29 19:57:25 +0200286 dev = pcidev_path_on_root(PCH_DEVFN_SATA);
Felix Singere1049342020-08-11 06:34:15 +0200287 params->SataEnable = dev && dev->enabled;
Felix Singer0901d032020-07-29 19:57:25 +0200288 if (params->SataEnable) {
Felix Singer4e58ce12020-07-25 04:39:52 +0200289 memcpy(params->SataPortsEnable, config->SataPortsEnable,
290 sizeof(params->SataPortsEnable));
291 memcpy(params->SataPortsDevSlp, config->SataPortsDevSlp,
292 sizeof(params->SataPortsDevSlp));
293 memcpy(params->SataPortsHotPlug, config->SataPortsHotPlug,
294 sizeof(params->SataPortsHotPlug));
295 memcpy(params->SataPortsSpinUp, config->SataPortsSpinUp,
296 sizeof(params->SataPortsSpinUp));
297
298 params->SataSalpSupport = config->SataSalpSupport;
299 params->SataMode = config->SataMode;
300 params->SataSpeedLimit = config->SataSpeedLimit;
301 /*
302 * For unknown reasons FSP skips writing some essential SATA init registers
303 * (SIR) when SataPwrOptEnable=0. This results in link errors, "unaligned
304 * write" errors and others. Enabling this option solves these problems.
305 */
306 params->SataPwrOptEnable = 1;
307 tconfig->SataTestMode = config->SataTestMode;
308 }
309
Naresh G Solankia2d40622016-08-30 20:47:13 +0530310 memcpy(params->PcieRpClkReqSupport, config->PcieRpClkReqSupport,
311 sizeof(params->PcieRpClkReqSupport));
312 memcpy(params->PcieRpClkReqNumber, config->PcieRpClkReqNumber,
313 sizeof(params->PcieRpClkReqNumber));
Rizwan Qureshi6ab4ed42017-09-05 14:18:25 +0530314 memcpy(params->PcieRpAdvancedErrorReporting,
315 config->PcieRpAdvancedErrorReporting,
316 sizeof(params->PcieRpAdvancedErrorReporting));
Rizwan Qureshi03937392017-09-16 01:54:20 +0530317 memcpy(params->PcieRpLtrEnable, config->PcieRpLtrEnable,
318 sizeof(params->PcieRpLtrEnable));
Duncan Laurie74ea48e2018-01-29 12:00:47 -0800319 memcpy(params->PcieRpHotPlug, config->PcieRpHotPlug,
320 sizeof(params->PcieRpHotPlug));
Wim Vervoorn5819eab2020-05-07 13:16:32 +0200321 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
Wim Vervoornd6b682c2020-05-07 12:41:13 +0200322 params->PcieRpMaxPayload[i] = config->PcieRpMaxPayload[i];
Benjamin Doronb53858b2020-10-12 04:19:42 +0000323 if (config->pcie_rp_aspm[i])
324 params->PcieRpAspm[i] = config->pcie_rp_aspm[i] - 1;
Benjamin Doronadcb8702020-03-14 01:53:25 +0000325 if (config->pcie_rp_l1substates[i])
326 params->PcieRpL1Substates[i] = config->pcie_rp_l1substates[i] - 1;
Wim Vervoorn5819eab2020-05-07 13:16:32 +0200327 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530328
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530329 /*
330 * PcieRpClkSrcNumber UPD is set to clock source number(0-6) for
331 * all the enabled PCIe root ports, invalid(0x1F) is set for
332 * disabled PCIe root ports.
333 */
334 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
335 if (config->PcieRpClkReqSupport[i])
336 params->PcieRpClkSrcNumber[i] =
337 config->PcieRpClkSrcNumber[i];
338 else
339 params->PcieRpClkSrcNumber[i] = 0x1F;
340 }
341
Naresh G Solankieedf6d82016-11-16 21:27:38 +0530342 /* disable Legacy PME */
343 memset(params->PcieRpPmSci, 0, sizeof(params->PcieRpPmSci));
344
Subrata Banik10a94322019-07-08 14:49:22 +0530345 /* Legacy 8254 timer support */
Martin Rothc25c1eb2020-07-24 12:26:21 -0600346 params->Early8254ClockGatingEnable = !CONFIG(USE_LEGACY_8254_TIMER);
Subrata Banik10a94322019-07-08 14:49:22 +0530347
Michael Niewöhnera1843d82020-10-02 18:28:22 +0200348 params->EnableTcoTimer = CONFIG(USE_PM_ACPI_TIMER);
349
Naresh G Solankia2d40622016-08-30 20:47:13 +0530350 memcpy(params->SerialIoDevMode, config->SerialIoDevMode,
351 sizeof(params->SerialIoDevMode));
352
Felix Singere2186672020-07-29 23:20:52 +0200353 dev = pcidev_path_on_root(PCH_DEVFN_CIO);
354 params->PchCio2Enable = dev && dev->enabled;
Felix Singer4d5c4e02020-07-29 22:28:37 +0200355
356 dev = pcidev_path_on_root(SA_DEVFN_IMGU);
357 params->SaImguEnable = dev && dev->enabled;
Felix Singer91dfb922020-07-25 14:01:52 +0200358
Benjamin Dorond0701c92020-12-07 22:56:47 +0000359 dev = pcidev_path_on_root(SA_DEVFN_CHAP);
360 tconfig->ChapDeviceEnable = dev && dev->enabled;
361
Felix Singer91dfb922020-07-25 14:01:52 +0200362 dev = pcidev_path_on_root(PCH_DEVFN_CSE_3);
Felix Singere1049342020-08-11 06:34:15 +0200363 params->Heci3Enabled = dev && dev->enabled;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530364
Julius Wernercd49cce2019-03-05 16:53:33 -0800365 params->CpuConfig.Bits.VmxEnable = CONFIG(ENABLE_VMX);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530366
367 params->PchPmWoWlanEnable = config->PchPmWoWlanEnable;
368 params->PchPmWoWlanDeepSxEnable = config->PchPmWoWlanDeepSxEnable;
369 params->PchPmLanWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
370
Felix Singer57c81432020-07-25 07:50:51 +0200371 dev = pcidev_path_on_root(PCH_DEVFN_GBE);
Felix Singere1049342020-08-11 06:34:15 +0200372 params->PchLanEnable = dev && dev->enabled;
Felix Singer57c81432020-07-25 07:50:51 +0200373 if (params->PchLanEnable) {
Duncan Laurie14485ef2017-12-13 13:58:35 -0800374 params->PchLanLtrEnable = config->EnableLanLtr;
375 params->PchLanK1OffEnable = config->EnableLanK1Off;
376 params->PchLanClkReqSupported = config->LanClkReqSupported;
377 params->PchLanClkReqNumber = config->LanClkReqNumber;
378 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530379 params->SsicPortEnable = config->SsicPortEnable;
Felix Singeraff69be2020-07-25 13:37:17 +0200380
381 dev = pcidev_path_on_root(PCH_DEVFN_EMMC);
Felix Singere1049342020-08-11 06:34:15 +0200382 params->ScsEmmcEnabled = dev && dev->enabled;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530383 params->ScsEmmcHs400Enabled = config->ScsEmmcHs400Enabled;
Felix Singer52919522020-07-29 21:44:36 +0200384
385 dev = pcidev_path_on_root(PCH_DEVFN_SDCARD);
386 params->ScsSdCardEnabled = dev && dev->enabled;
li feng21066382018-05-22 12:49:53 -0700387
Pratik Prajapatie0722472018-08-22 18:58:38 -0700388 if (!!params->ScsEmmcHs400Enabled && !!config->EmmcHs400DllNeed) {
389 params->PchScsEmmcHs400DllDataValid =
390 !!config->EmmcHs400DllNeed;
391 params->PchScsEmmcHs400RxStrobeDll1 =
392 config->ScsEmmcHs400RxStrobeDll1;
393 params->PchScsEmmcHs400TxDataDll =
394 config->ScsEmmcHs400TxDataDll;
395 }
396
li feng21066382018-05-22 12:49:53 -0700397 /* If ISH is enabled, enable ISH elements */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300398 dev = pcidev_path_on_root(PCH_DEVFN_ISH);
Felix Singere1049342020-08-11 06:34:15 +0200399 params->PchIshEnable = dev && dev->enabled;
li feng21066382018-05-22 12:49:53 -0700400
Felix Singer048d9b52020-07-25 14:31:58 +0200401 dev = pcidev_path_on_root(PCH_DEVFN_HDA);
Felix Singere1049342020-08-11 06:34:15 +0200402 params->PchHdaEnable = dev && dev->enabled;
Felix Singer048d9b52020-07-25 14:31:58 +0200403
Michael Niewöhner62385632019-09-23 14:38:41 +0200404 params->PchHdaVcType = config->PchHdaVcType;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530405 params->PchHdaIoBufferOwnership = config->IoBufferOwnership;
406 params->PchHdaDspEnable = config->DspEnable;
Felix Singer9c1c0092020-07-29 20:48:08 +0200407
408 dev = pcidev_path_on_root(SA_DEVFN_TS);
409 params->Device4Enable = dev && dev->enabled;
Benjamin Doronac656522020-11-05 22:20:52 +0000410 dev = pcidev_path_on_root(PCH_DEVFN_THERMAL);
411 params->PchThermalDeviceEnable = dev && dev->enabled;
Matt DeVillier9e0d69b2017-10-10 14:03:36 -0500412
Naresh G Solankia2d40622016-08-30 20:47:13 +0530413 tconfig->PchLockDownGlobalSmi = config->LockDownConfigGlobalSmi;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530414 tconfig->PchLockDownRtcLock = config->LockDownConfigRtcLock;
Angel Pons950cdbc2020-12-11 17:00:42 +0100415 tconfig->PowerLimit4 = 0;
Barnali Sarkarfbf10182017-08-11 18:38:38 +0530416 /*
417 * To disable HECI, the Psf needs to be left unlocked
418 * by FSP till end of post sequence. Based on the devicetree
419 * setting, we set the appropriate PsfUnlock policy in FSP,
420 * do the changes and then lock it back in coreboot during finalize.
421 */
422 tconfig->PchSbAccessUnlock = (config->HeciEnabled == 0) ? 1 : 0;
Subrata Banikc4986eb2018-05-09 14:55:09 +0530423 if (get_lockdown_config() == CHIPSET_LOCKDOWN_COREBOOT) {
Subrata Banikc204aaa2017-08-17 15:49:58 +0530424 tconfig->PchLockDownBiosInterface = 0;
425 params->PchLockDownBiosLock = 0;
426 params->PchLockDownSpiEiss = 0;
427 /*
428 * Skip Spi Flash Lockdown from inside FSP.
429 * Making this config "0" means FSP won't set the FLOCKDN bit
430 * of SPIBAR + 0x04 (i.e., Bit 15 of BIOS_HSFSTS_CTL).
431 * So, it becomes coreboot's responsibility to set this bit
432 * before end of POST for security concerns.
433 */
434 params->SpiFlashCfgLockDown = 0;
435 }
Benjamin Dorondc667982020-10-16 18:07:13 +0000436 /* FSP should let coreboot set subsystem IDs, which are read/write-once */
437 params->DefaultSvid = 0;
438 params->PchSubSystemVendorId = 0;
439 params->DefaultSid = 0;
440 params->PchSubSystemId = 0;
Elyes HAOUASb58e99d2019-01-23 12:04:43 +0100441
Naresh G Solankia2d40622016-08-30 20:47:13 +0530442 params->PchPmWolEnableOverride = config->WakeConfigWolEnableOverride;
443 params->PchPmPcieWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
444 params->PchPmDeepSxPol = config->PmConfigDeepSxPol;
Duncan Laurie25c7d932017-02-17 17:16:43 -0800445 params->PchPmSlpS0Enable = config->s0ix_enable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530446 params->PchPmSlpS3MinAssert = config->PmConfigSlpS3MinAssert;
447 params->PchPmSlpS4MinAssert = config->PmConfigSlpS4MinAssert;
448 params->PchPmSlpSusMinAssert = config->PmConfigSlpSusMinAssert;
449 params->PchPmSlpAMinAssert = config->PmConfigSlpAMinAssert;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530450 params->PchPmSlpStrchSusUp = config->PmConfigSlpStrchSusUp;
451 params->PchPmPwrBtnOverridePeriod =
452 config->PmConfigPwrBtnOverridePeriod;
453 params->PchPmPwrCycDur = config->PmConfigPwrCycDur;
Rizwan Qureshi0da186c2017-02-23 14:43:39 +0530454
455 /* Indicate whether platform supports Voltage Margining */
456 params->PchPmSlpS0VmEnable = config->PchPmSlpS0VmEnable;
457
Nico Huber44e89af2019-02-23 19:24:51 +0100458 params->PchSirqEnable = config->serirq_mode != SERIRQ_OFF;
459 params->PchSirqMode = config->serirq_mode == SERIRQ_CONTINUOUS;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530460
Martin Rothc25c1eb2020-07-24 12:26:21 -0600461 params->CpuConfig.Bits.SkipMpInit = !CONFIG(USE_INTEL_FSP_MP_INIT);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530462
Subrata Banikc4986eb2018-05-09 14:55:09 +0530463 for (i = 0; i < ARRAY_SIZE(config->i2c_voltage); i++)
Aaron Durbined14a4e2016-11-09 17:04:15 -0600464 params->SerialIoI2cVoltage[i] = config->i2c_voltage[i];
Naresh G Solankia2d40622016-08-30 20:47:13 +0530465
466 for (i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
467 fill_vr_domain_config(params, i, &config->domain_vr_config[i]);
468
469 /* Show SPI controller if enabled in devicetree.cb */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300470 dev = pcidev_path_on_root(PCH_DEVFN_SPI);
Felix Singere1049342020-08-11 06:34:15 +0200471 params->ShowSpiController = dev && dev->enabled;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530472
Duncan Laurief5116952018-03-26 02:24:18 -0700473 /* Enable xDCI controller if enabled in devicetree and allowed */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300474 dev = pcidev_path_on_root(PCH_DEVFN_USBOTG);
Angel Ponsc54dcf42019-08-30 22:14:18 +0200475 if (dev) {
476 if (!xdci_can_enable())
477 dev->enabled = 0;
478 params->XdciEnable = dev->enabled;
479 } else {
480 params->XdciEnable = 0;
481 }
Duncan Laurief5116952018-03-26 02:24:18 -0700482
Maxim Polyakov03ddd192019-08-30 18:04:02 +0300483 /* Enable or disable Gaussian Mixture Model in devicetree */
484 dev = pcidev_path_on_root(SA_DEVFN_GMM);
Felix Singere1049342020-08-11 06:34:15 +0200485 params->GmmEnable = dev && dev->enabled;
Maxim Polyakov03ddd192019-08-30 18:04:02 +0300486
Rizwan Qureshi64670142016-11-23 15:25:19 +0530487 /*
488 * Send VR specific mailbox commands:
489 * 000b - no VR specific command sent
490 * 001b - VR mailbox command specifically for the MPS IMPV8 VR
Lee Leahyf4c4ab92017-03-16 17:08:03 -0700491 * will be sent
Rizwan Qureshi64670142016-11-23 15:25:19 +0530492 * 010b - VR specific command sent for PS4 exit issue
493 * 100b - VR specific command sent for MPS VR decay issue
494 */
495 params->SendVrMbxCmd1 = config->SendVrMbxCmd;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530496
Rizwan Qureshib3e18c72017-09-25 17:35:15 +0530497 /*
498 * Activates VR mailbox command for Intersil VR C-state issues.
499 * 0 - no mailbox command sent.
500 * 1 - VR mailbox command sent for IA/GT rails only.
501 * 2 - VR mailbox command sent for IA/GT/SA rails.
502 */
503 params->IslVrCmd = config->IslVrCmd;
504
Duncan Laurieb2aac852017-03-07 19:12:02 -0800505 /* Acoustic Noise Mitigation */
506 params->AcousticNoiseMitigation = config->AcousticNoiseMitigation;
507 params->SlowSlewRateForIa = config->SlowSlewRateForIa;
508 params->SlowSlewRateForGt = config->SlowSlewRateForGt;
509 params->SlowSlewRateForSa = config->SlowSlewRateForSa;
510 params->FastPkgCRampDisableIa = config->FastPkgCRampDisableIa;
511 params->FastPkgCRampDisableGt = config->FastPkgCRampDisableGt;
512 params->FastPkgCRampDisableSa = config->FastPkgCRampDisableSa;
513
Rizwan Qureshiffe58102017-02-10 15:58:24 +0530514 /* Enable PMC XRAM read */
515 tconfig->PchPmPmcReadDisable = config->PchPmPmcReadDisable;
516
Subrata Banik6b45ee42017-05-12 11:43:57 +0530517 /* Enable/Disable EIST */
518 tconfig->Eist = config->eist_enable;
519
marxwangec5a9472017-12-11 14:57:49 +0800520 /* Set TccActivationOffset */
521 tconfig->TccActivationOffset = config->tcc_offset;
522
Angel Pons4ff63d32019-08-30 20:05:33 +0200523 /* Already handled in coreboot code, so tell FSP to ignore UPDs */
524 params->PchIoApicBdfValid = 0;
525
Nico Huber2afe4dc2017-09-19 09:36:03 +0200526 /* Enable VT-d and X2APIC */
527 if (!config->ignore_vtd && soc_is_vtd_capable()) {
528 params->VtdBaseAddress[0] = GFXVT_BASE_ADDRESS;
529 params->VtdBaseAddress[1] = VTVC0_BASE_ADDRESS;
530 params->X2ApicOptOut = 0;
531 tconfig->VtdDisable = 0;
Nico Huber2afe4dc2017-09-19 09:36:03 +0200532 }
533
Michael Niewöhnerd60089b2019-10-26 10:44:33 +0200534 dev = pcidev_path_on_root(SA_DEVFN_IGD);
535 if (CONFIG(RUN_FSP_GOP) && dev && dev->enabled)
536 params->PeiGraphicsPeimInit = 1;
537 else
538 params->PeiGraphicsPeimInit = 0;
539
Benjamin Doronbbb81232020-06-28 02:43:53 +0000540 params->PavpEnable = CONFIG(PAVP);
541
Naresh G Solankia2d40622016-08-30 20:47:13 +0530542 soc_irq_settings(params);
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530543}
Lee Leahyb0005132015-05-12 18:19:47 -0700544
Felix Singer3616e9c2020-11-25 20:10:49 +0000545/* Mainboard FSP Configuration */
Aaron Durbin64031672018-04-21 14:45:32 -0600546__weak void mainboard_silicon_init_params(FSP_S_CONFIG *params)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530547{
548 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
549}
Wim Vervoornd1371502019-12-17 14:10:16 +0100550
551/* Handle FSP logo params */
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200552void soc_load_logo(FSPS_UPD *supd)
Wim Vervoornd1371502019-12-17 14:10:16 +0100553{
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200554 bmp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
Wim Vervoornd1371502019-12-17 14:10:16 +0100555}