blob: 8284980b2eb84a0c9b57982843fb5a02a227c1ca [file] [log] [blame]
Subrata Banik2871e0e2020-09-27 11:30:58 +05301/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <assert.h>
4#include <console/console.h>
Subrata Banik7b523a42021-09-22 16:46:16 +05305#include <cpu/intel/microcode.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +05306#include <device/device.h>
7#include <device/pci.h>
V Sowmya458708f2021-07-09 22:11:04 +05308#include <device/pci_ids.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +05309#include <fsp/api.h>
10#include <fsp/ppi/mp_service_ppi.h>
11#include <fsp/util.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010012#include <option.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060013#include <intelblocks/irq.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053014#include <intelblocks/lpss.h>
Tim Wawrzynczakab0e0812021-09-21 10:28:16 -060015#include <intelblocks/pmclib.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053016#include <intelblocks/xdci.h>
17#include <intelpch/lockdown.h>
Deepti Deshatty8e7facf2021-05-12 17:45:37 +053018#include <intelblocks/tcss.h>
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -060019#include <soc/cpu.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053020#include <soc/gpio_soc_defs.h>
21#include <soc/intel/common/vbt.h>
22#include <soc/pci_devs.h>
Eric Lai5b302b22020-12-05 16:49:43 +080023#include <soc/pcie.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053024#include <soc/ramstage.h>
25#include <soc/soc_chip.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060026#include <stdlib.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053027#include <string.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010028#include <types.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053029
30/* THC assignment definition */
31#define THC_NONE 0
32#define THC_0 1
33#define THC_1 2
34
35/* SATA DEVSLP idle timeout default values */
36#define DEF_DMVAL 15
37#define DEF_DITOVAL 625
38
V Sowmya458708f2021-07-09 22:11:04 +053039/* VccIn Aux Imon IccMax values in mA */
Curtis Chenea1bb5f2021-11-25 13:17:42 +080040#define MILLIAMPS_TO_AMPS 1000
41#define ICC_MAX_TDP_45W 34250
42#define ICC_MAX_TDP_15W_28W 32000
43#define ICC_MAX_ID_ADL_M_MA 12000
V Sowmya458708f2021-07-09 22:11:04 +053044
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060045/*
46 * ME End of Post configuration
47 * 0 - Disable EOP.
48 * 1 - Send in PEI (Applicable for FSP in API mode)
49 * 2 - Send in DXE (Not applicable for FSP in API mode)
50 */
51enum fsp_end_of_post {
52 EOP_DISABLE = 0,
53 EOP_PEI = 1,
54 EOP_DXE = 2,
55};
56
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060057static const struct slot_irq_constraints irq_constraints[] = {
58 {
59 .slot = SA_DEV_SLOT_IGD,
60 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060061 /* INTERRUPT_PIN is RO/0x01 */
62 FIXED_INT_ANY_PIRQ(SA_DEVFN_IGD, PCI_INT_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060063 },
64 },
65 {
66 .slot = SA_DEV_SLOT_DPTF,
67 .fns = {
68 ANY_PIRQ(SA_DEVFN_DPTF),
69 },
70 },
71 {
72 .slot = SA_DEV_SLOT_IPU,
73 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060074 /* INTERRUPT_PIN is RO/0x01, and INTERRUPT_LINE is RW,
75 but S0ix fails when not set to 16 (b/193434192) */
76 FIXED_INT_PIRQ(SA_DEVFN_IPU, PCI_INT_A, PIRQ_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060077 },
78 },
79 {
80 .slot = SA_DEV_SLOT_CPU_6,
81 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060082 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_0, PCI_INT_A, PIRQ_A),
83 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_2, PCI_INT_C, PIRQ_C),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060084 },
85 },
86 {
87 .slot = SA_DEV_SLOT_TBT,
88 .fns = {
89 ANY_PIRQ(SA_DEVFN_TBT0),
90 ANY_PIRQ(SA_DEVFN_TBT1),
91 ANY_PIRQ(SA_DEVFN_TBT2),
92 ANY_PIRQ(SA_DEVFN_TBT3),
93 },
94 },
95 {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060096 .slot = SA_DEV_SLOT_GNA,
97 .fns = {
98 /* INTERRUPT_PIN is RO/0x01 */
99 FIXED_INT_ANY_PIRQ(SA_DEVFN_GNA, PCI_INT_A),
100 },
101 },
102 {
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600103 .slot = SA_DEV_SLOT_TCSS,
104 .fns = {
105 ANY_PIRQ(SA_DEVFN_TCSS_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600106 ANY_PIRQ(SA_DEVFN_TCSS_XDCI),
107 },
108 },
109 {
110 .slot = PCH_DEV_SLOT_SIO0,
111 .fns = {
112 DIRECT_IRQ(PCH_DEVFN_I2C6),
113 DIRECT_IRQ(PCH_DEVFN_I2C7),
114 ANY_PIRQ(PCH_DEVFN_THC0),
115 ANY_PIRQ(PCH_DEVFN_THC1),
116 },
117 },
118 {
119 .slot = PCH_DEV_SLOT_SIO6,
120 .fns = {
121 DIRECT_IRQ(PCH_DEVFN_UART3),
122 DIRECT_IRQ(PCH_DEVFN_UART4),
123 DIRECT_IRQ(PCH_DEVFN_UART5),
124 DIRECT_IRQ(PCH_DEVFN_UART6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600125 },
126 },
127 {
128 .slot = PCH_DEV_SLOT_ISH,
129 .fns = {
130 DIRECT_IRQ(PCH_DEVFN_ISH),
131 DIRECT_IRQ(PCH_DEVFN_GSPI2),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600132 ANY_PIRQ(PCH_DEVFN_UFS),
133 },
134 },
135 {
136 .slot = PCH_DEV_SLOT_SIO2,
137 .fns = {
138 DIRECT_IRQ(PCH_DEVFN_GSPI3),
139 DIRECT_IRQ(PCH_DEVFN_GSPI4),
140 DIRECT_IRQ(PCH_DEVFN_GSPI5),
141 DIRECT_IRQ(PCH_DEVFN_GSPI6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600142 },
143 },
144 {
145 .slot = PCH_DEV_SLOT_XHCI,
146 .fns = {
147 ANY_PIRQ(PCH_DEVFN_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600148 DIRECT_IRQ(PCH_DEVFN_USBOTG),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600149 ANY_PIRQ(PCH_DEVFN_CNVI_WIFI),
150 },
151 },
152 {
153 .slot = PCH_DEV_SLOT_SIO3,
154 .fns = {
155 DIRECT_IRQ(PCH_DEVFN_I2C0),
156 DIRECT_IRQ(PCH_DEVFN_I2C1),
157 DIRECT_IRQ(PCH_DEVFN_I2C2),
158 DIRECT_IRQ(PCH_DEVFN_I2C3),
159 },
160 },
161 {
162 .slot = PCH_DEV_SLOT_CSE,
163 .fns = {
164 ANY_PIRQ(PCH_DEVFN_CSE),
165 ANY_PIRQ(PCH_DEVFN_CSE_2),
166 ANY_PIRQ(PCH_DEVFN_CSE_IDER),
167 ANY_PIRQ(PCH_DEVFN_CSE_KT),
168 ANY_PIRQ(PCH_DEVFN_CSE_3),
169 ANY_PIRQ(PCH_DEVFN_CSE_4),
170 },
171 },
172 {
173 .slot = PCH_DEV_SLOT_SATA,
174 .fns = {
175 ANY_PIRQ(PCH_DEVFN_SATA),
176 },
177 },
178 {
179 .slot = PCH_DEV_SLOT_SIO4,
180 .fns = {
181 DIRECT_IRQ(PCH_DEVFN_I2C4),
182 DIRECT_IRQ(PCH_DEVFN_I2C5),
183 DIRECT_IRQ(PCH_DEVFN_UART2),
184 },
185 },
186 {
187 .slot = PCH_DEV_SLOT_PCIE,
188 .fns = {
189 FIXED_INT_PIRQ(PCH_DEVFN_PCIE1, PCI_INT_A, PIRQ_A),
190 FIXED_INT_PIRQ(PCH_DEVFN_PCIE2, PCI_INT_B, PIRQ_B),
191 FIXED_INT_PIRQ(PCH_DEVFN_PCIE3, PCI_INT_C, PIRQ_C),
192 FIXED_INT_PIRQ(PCH_DEVFN_PCIE4, PCI_INT_D, PIRQ_D),
193 FIXED_INT_PIRQ(PCH_DEVFN_PCIE5, PCI_INT_A, PIRQ_A),
194 FIXED_INT_PIRQ(PCH_DEVFN_PCIE6, PCI_INT_B, PIRQ_B),
195 FIXED_INT_PIRQ(PCH_DEVFN_PCIE7, PCI_INT_C, PIRQ_C),
196 FIXED_INT_PIRQ(PCH_DEVFN_PCIE8, PCI_INT_D, PIRQ_D),
197 },
198 },
199 {
200 .slot = PCH_DEV_SLOT_PCIE_1,
201 .fns = {
202 FIXED_INT_PIRQ(PCH_DEVFN_PCIE9, PCI_INT_A, PIRQ_A),
203 FIXED_INT_PIRQ(PCH_DEVFN_PCIE10, PCI_INT_B, PIRQ_B),
204 FIXED_INT_PIRQ(PCH_DEVFN_PCIE11, PCI_INT_C, PIRQ_C),
205 FIXED_INT_PIRQ(PCH_DEVFN_PCIE12, PCI_INT_D, PIRQ_D),
206 },
207 },
208 {
209 .slot = PCH_DEV_SLOT_SIO5,
210 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600211 /* UART0 shares an interrupt line with TSN0, so must use
212 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600213 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART0, PCI_INT_A),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600214 /* UART1 shares an interrupt line with TSN1, so must use
215 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600216 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART1, PCI_INT_B),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600217 DIRECT_IRQ(PCH_DEVFN_GSPI0),
218 DIRECT_IRQ(PCH_DEVFN_GSPI1),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600219 },
220 },
221 {
222 .slot = PCH_DEV_SLOT_ESPI,
223 .fns = {
224 ANY_PIRQ(PCH_DEVFN_HDA),
225 ANY_PIRQ(PCH_DEVFN_SMBUS),
226 ANY_PIRQ(PCH_DEVFN_GBE),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600227 /* INTERRUPT_PIN is RO/0x01 */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600228 FIXED_INT_ANY_PIRQ(PCH_DEVFN_TRACEHUB, PCI_INT_A),
229 },
230 },
231};
232
233static const SI_PCH_DEVICE_INTERRUPT_CONFIG *pci_irq_to_fsp(size_t *out_count)
234{
235 const struct pci_irq_entry *entry = get_cached_pci_irqs();
236 SI_PCH_DEVICE_INTERRUPT_CONFIG *config;
237 size_t pch_total = 0;
238 size_t cfg_count = 0;
239
240 if (!entry)
241 return NULL;
242
243 /* Count PCH devices */
244 while (entry) {
245 if (PCI_SLOT(entry->devfn) >= MIN_PCH_SLOT)
246 ++pch_total;
247 entry = entry->next;
248 }
249
250 /* Convert PCH device entries to FSP format */
251 config = calloc(pch_total, sizeof(*config));
252 entry = get_cached_pci_irqs();
253 while (entry) {
254 if (PCI_SLOT(entry->devfn) < MIN_PCH_SLOT) {
255 entry = entry->next;
256 continue;
257 }
258
259 config[cfg_count].Device = PCI_SLOT(entry->devfn);
260 config[cfg_count].Function = PCI_FUNC(entry->devfn);
261 config[cfg_count].IntX = (SI_PCH_INT_PIN)entry->pin;
262 config[cfg_count].Irq = entry->irq;
263 ++cfg_count;
264
265 entry = entry->next;
266 }
267
268 *out_count = cfg_count;
269
270 return config;
271}
272
Subrata Banik2871e0e2020-09-27 11:30:58 +0530273/*
274 * Chip config parameter PcieRpL1Substates uses (UPD value + 1)
275 * because UPD value of 0 for PcieRpL1Substates means disabled for FSP.
276 * In order to ensure that mainboard setting does not disable L1 substates
277 * incorrectly, chip config parameter values are offset by 1 with 0 meaning
278 * use FSP UPD default. get_l1_substate_control() ensures that the right UPD
279 * value is set in fsp_params.
280 * 0: Use FSP UPD default
281 * 1: Disable L1 substates
282 * 2: Use L1.1
283 * 3: Use L1.2 (FSP UPD default)
284 */
285static int get_l1_substate_control(enum L1_substates_control ctl)
286{
287 if ((ctl > L1_SS_L1_2) || (ctl == L1_SS_FSP_DEFAULT))
288 ctl = L1_SS_L1_2;
289 return ctl - 1;
290}
291
V Sowmya458708f2021-07-09 22:11:04 +0530292/* This function returns the VccIn Aux Imon IccMax values for ADL-P SKU's */
293static uint16_t get_vccin_aux_imon_iccmax(void)
294{
295 uint16_t mch_id = 0;
Curtis Chenea1bb5f2021-11-25 13:17:42 +0800296 uint8_t tdp;
V Sowmya458708f2021-07-09 22:11:04 +0530297
298 if (!mch_id) {
299 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
300 mch_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
301 }
302
303 switch (mch_id) {
Curtis Chen0c544612021-11-19 11:38:12 +0800304 case PCI_DEVICE_ID_INTEL_ADL_P_ID_1:
V Sowmya458708f2021-07-09 22:11:04 +0530305 case PCI_DEVICE_ID_INTEL_ADL_P_ID_3:
V Sowmya458708f2021-07-09 22:11:04 +0530306 case PCI_DEVICE_ID_INTEL_ADL_P_ID_5:
Tracy Wu697d6a82021-09-27 16:48:32 +0800307 case PCI_DEVICE_ID_INTEL_ADL_P_ID_6:
V Sowmya458708f2021-07-09 22:11:04 +0530308 case PCI_DEVICE_ID_INTEL_ADL_P_ID_7:
Curtis Chenea1bb5f2021-11-25 13:17:42 +0800309 tdp = get_cpu_tdp();
310 if (tdp == TDP_45W)
311 return ICC_MAX_TDP_45W;
312 return ICC_MAX_TDP_15W_28W;
Bora Guvendik31605952021-09-01 17:32:07 -0700313 case PCI_DEVICE_ID_INTEL_ADL_M_ID_1:
314 case PCI_DEVICE_ID_INTEL_ADL_M_ID_2:
315 return ICC_MAX_ID_ADL_M_MA;
V Sowmya458708f2021-07-09 22:11:04 +0530316 default:
317 printk(BIOS_ERR, "Unknown MCH ID: 0x%4x, skipping VccInAuxImonIccMax config\n",
318 mch_id);
319 return 0;
320 }
321}
322
Subrata Banikb03cadf2021-06-09 22:19:04 +0530323__weak void mainboard_update_soc_chip_config(struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530324{
Subrata Banikb03cadf2021-06-09 22:19:04 +0530325 /* Override settings per board. */
326}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530327
Subrata Banikb03cadf2021-06-09 22:19:04 +0530328static void fill_fsps_lpss_params(FSP_S_CONFIG *s_cfg,
329 const struct soc_intel_alderlake_config *config)
330{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530331 for (int i = 0; i < CONFIG_SOC_INTEL_I2C_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530332 s_cfg->SerialIoI2cMode[i] = config->SerialIoI2cMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530333
334 for (int i = 0; i < CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX; i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530335 s_cfg->SerialIoSpiMode[i] = config->SerialIoGSpiMode[i];
336 s_cfg->SerialIoSpiCsMode[i] = config->SerialIoGSpiCsMode[i];
337 s_cfg->SerialIoSpiCsState[i] = config->SerialIoGSpiCsState[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530338 }
339
340 for (int i = 0; i < CONFIG_SOC_INTEL_UART_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530341 s_cfg->SerialIoUartMode[i] = config->SerialIoUartMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530342}
343
Subrata Banikb03cadf2021-06-09 22:19:04 +0530344static void fill_fsps_cpu_params(FSP_S_CONFIG *s_cfg,
345 const struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530346{
Subrata Banik99289a82020-12-22 10:54:44 +0530347 const struct microcode *microcode_file;
348 size_t microcode_len;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530349
Subrata Banikb03cadf2021-06-09 22:19:04 +0530350 /* Locate microcode and pass to FSP-S for 2nd microcode loading */
Subrata Banik7b523a42021-09-22 16:46:16 +0530351 microcode_file = intel_microcode_find();
Subrata Banik99289a82020-12-22 10:54:44 +0530352
Selma Bensaid291294d2021-10-11 16:37:36 -0700353 if (microcode_file != NULL) {
354 microcode_len = get_microcode_size(microcode_file);
355 if (microcode_len != 0) {
356 /* Update CPU Microcode patch base address/size */
357 s_cfg->MicrocodeRegionBase = (uint32_t)(uintptr_t)microcode_file;
358 s_cfg->MicrocodeRegionSize = (uint32_t)microcode_len;
359 }
Subrata Banik99289a82020-12-22 10:54:44 +0530360 }
361
Subrata Banikb03cadf2021-06-09 22:19:04 +0530362 /* Use coreboot MP PPI services if Kconfig is enabled */
363 if (CONFIG(USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI))
364 s_cfg->CpuMpPpi = (uintptr_t) mp_fill_ppi_services_data();
365}
366
367static void fill_fsps_igd_params(FSP_S_CONFIG *s_cfg,
368 const struct soc_intel_alderlake_config *config)
369{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530370 /* Load VBT before devicetree-specific config. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530371 s_cfg->GraphicsConfigPtr = (uintptr_t)vbt_get();
Subrata Banik2871e0e2020-09-27 11:30:58 +0530372
373 /* Check if IGD is present and fill Graphics init param accordingly */
Subrata Banikc0983c92021-06-15 13:02:01 +0530374 s_cfg->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_devfn_enabled(SA_DEVFN_IGD);
375 s_cfg->LidStatus = CONFIG(RUN_FSP_GOP);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530376}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530377
Subrata Banikb03cadf2021-06-09 22:19:04 +0530378static void fill_fsps_tcss_params(FSP_S_CONFIG *s_cfg,
379 const struct soc_intel_alderlake_config *config)
380{
Furquan Shaikheafca1f2021-09-22 13:59:39 -0700381 const struct device *tcss_port_arr[] = {
382 DEV_PTR(tcss_usb3_port1),
383 DEV_PTR(tcss_usb3_port2),
384 DEV_PTR(tcss_usb3_port3),
385 DEV_PTR(tcss_usb3_port4),
386 };
387
Subrata Banikc0983c92021-06-15 13:02:01 +0530388 s_cfg->TcssAuxOri = config->TcssAuxOri;
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530389
390 /* Explicitly clear this field to avoid using defaults */
Subrata Banikc0983c92021-06-15 13:02:01 +0530391 memset(s_cfg->IomTypeCPortPadCfg, 0, sizeof(s_cfg->IomTypeCPortPadCfg));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530392
393 /*
394 * Set FSPS UPD ITbtConnectTopologyTimeoutInMs with value 0. FSP will
395 * evaluate this UPD value and skip sending command. There will be no
396 * delay for command completion.
397 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530398 s_cfg->ITbtConnectTopologyTimeoutInMs = 0;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530399
Subrata Banikb03cadf2021-06-09 22:19:04 +0530400 /* D3Hot and D3Cold for TCSS */
401 s_cfg->D3HotEnable = !config->TcssD3HotDisable;
402 s_cfg->D3ColdEnable = !config->TcssD3ColdDisable;
Bernardo Perez Priego421ce562021-06-09 09:40:31 -0700403
404 s_cfg->UsbTcPortEn = 0;
405 for (int i = 0; i < MAX_TYPE_C_PORTS; i++) {
Furquan Shaikheafca1f2021-09-22 13:59:39 -0700406 if (is_dev_enabled(tcss_port_arr[i]))
Bernardo Perez Priego421ce562021-06-09 09:40:31 -0700407 s_cfg->UsbTcPortEn |= BIT(i);
408 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530409}
410
411static void fill_fsps_chipset_lockdown_params(FSP_S_CONFIG *s_cfg,
412 const struct soc_intel_alderlake_config *config)
413{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530414 /* Chipset Lockdown */
Felix Singerf9d7dc72021-05-03 02:33:15 +0200415 const bool lockdown_by_fsp = get_lockdown_config() == CHIPSET_LOCKDOWN_FSP;
416 s_cfg->PchLockDownGlobalSmi = lockdown_by_fsp;
417 s_cfg->PchLockDownBiosInterface = lockdown_by_fsp;
Subrata Banik393b0932022-01-11 11:59:39 +0530418 s_cfg->PchUnlockGpioPads = lockdown_by_fsp;
Felix Singerf9d7dc72021-05-03 02:33:15 +0200419 s_cfg->RtcMemoryLock = lockdown_by_fsp;
Tim Wawrzynczak091dfa12021-08-24 09:32:09 -0600420 s_cfg->SkipPamLock = !lockdown_by_fsp;
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600421
422 /* coreboot will send EOP before loading payload */
423 s_cfg->EndOfPostMessage = EOP_DISABLE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530424}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530425
Subrata Banikb03cadf2021-06-09 22:19:04 +0530426static void fill_fsps_xhci_params(FSP_S_CONFIG *s_cfg,
427 const struct soc_intel_alderlake_config *config)
428{
429 int i;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530430 /* USB */
431 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530432 s_cfg->PortUsb20Enable[i] = config->usb2_ports[i].enable;
433 s_cfg->Usb2PhyPetxiset[i] = config->usb2_ports[i].pre_emp_bias;
434 s_cfg->Usb2PhyTxiset[i] = config->usb2_ports[i].tx_bias;
435 s_cfg->Usb2PhyPredeemp[i] = config->usb2_ports[i].tx_emp_enable;
436 s_cfg->Usb2PhyPehalfbit[i] = config->usb2_ports[i].pre_emp_bit;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530437
438 if (config->usb2_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530439 s_cfg->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530440 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530441 s_cfg->Usb2OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530442 }
443
444 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530445 s_cfg->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530446 if (config->usb3_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530447 s_cfg->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530448 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530449 s_cfg->Usb3OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530450
451 if (config->usb3_ports[i].tx_de_emp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530452 s_cfg->Usb3HsioTxDeEmphEnable[i] = 1;
453 s_cfg->Usb3HsioTxDeEmph[i] = config->usb3_ports[i].tx_de_emp;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530454 }
455 if (config->usb3_ports[i].tx_downscale_amp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530456 s_cfg->Usb3HsioTxDownscaleAmpEnable[i] = 1;
457 s_cfg->Usb3HsioTxDownscaleAmp[i] =
Subrata Banik2871e0e2020-09-27 11:30:58 +0530458 config->usb3_ports[i].tx_downscale_amp;
459 }
460 }
461
Maulik V Vaghela69353502021-04-14 14:01:02 +0530462 for (i = 0; i < ARRAY_SIZE(config->tcss_ports); i++) {
463 if (config->tcss_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530464 s_cfg->CpuUsb3OverCurrentPin[i] = config->tcss_ports[i].ocpin;
Maulik V Vaghela69353502021-04-14 14:01:02 +0530465 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530466}
Maulik V Vaghela69353502021-04-14 14:01:02 +0530467
Subrata Banikb03cadf2021-06-09 22:19:04 +0530468static void fill_fsps_xdci_params(FSP_S_CONFIG *s_cfg,
469 const struct soc_intel_alderlake_config *config)
470{
Angel Ponsc7cfe0b2021-06-23 12:39:22 +0200471 s_cfg->XdciEnable = xdci_can_enable(PCH_DEVFN_USBOTG);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530472}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530473
Subrata Banikb03cadf2021-06-09 22:19:04 +0530474static void fill_fsps_uart_params(FSP_S_CONFIG *s_cfg,
475 const struct soc_intel_alderlake_config *config)
476{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530477 /* PCH UART selection for FSP Debug */
Subrata Banikc0983c92021-06-15 13:02:01 +0530478 s_cfg->SerialIoDebugUartNumber = CONFIG_UART_FOR_CONSOLE;
479 ASSERT(ARRAY_SIZE(s_cfg->SerialIoUartAutoFlow) > CONFIG_UART_FOR_CONSOLE);
480 s_cfg->SerialIoUartAutoFlow[CONFIG_UART_FOR_CONSOLE] = 0;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530481}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530482
Subrata Banikb03cadf2021-06-09 22:19:04 +0530483static void fill_fsps_sata_params(FSP_S_CONFIG *s_cfg,
484 const struct soc_intel_alderlake_config *config)
485{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530486 /* SATA */
Subrata Banikc0983c92021-06-15 13:02:01 +0530487 s_cfg->SataEnable = is_devfn_enabled(PCH_DEVFN_SATA);
488 if (s_cfg->SataEnable) {
489 s_cfg->SataMode = config->SataMode;
490 s_cfg->SataSalpSupport = config->SataSalpSupport;
491 memcpy(s_cfg->SataPortsEnable, config->SataPortsEnable,
492 sizeof(s_cfg->SataPortsEnable));
493 memcpy(s_cfg->SataPortsDevSlp, config->SataPortsDevSlp,
494 sizeof(s_cfg->SataPortsDevSlp));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530495 }
496
497 /*
Subrata Banikb03cadf2021-06-09 22:19:04 +0530498 * Power Optimizer for SATA.
499 * SataPwrOptimizeDisable is default to 0.
Subrata Banik2871e0e2020-09-27 11:30:58 +0530500 * Boards not needing the optimizers explicitly disables them by setting
501 * these disable variables to 1 in devicetree overrides.
502 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530503 s_cfg->SataPwrOptEnable = !(config->SataPwrOptimizeDisable);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530504 /*
505 * Enable DEVSLP Idle Timeout settings DmVal and DitoVal.
506 * SataPortsDmVal is the DITO multiplier. Default is 15.
507 * SataPortsDitoVal is the DEVSLP Idle Timeout (DITO), Default is 625ms.
508 * The default values can be changed from devicetree.
509 */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530510 for (size_t i = 0; i < ARRAY_SIZE(config->SataPortsEnableDitoConfig); i++) {
Subrata Banik2871e0e2020-09-27 11:30:58 +0530511 if (config->SataPortsEnableDitoConfig[i]) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530512 s_cfg->SataPortsDmVal[i] = config->SataPortsDmVal[i];
513 s_cfg->SataPortsDitoVal[i] = config->SataPortsDitoVal[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530514 }
515 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530516}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530517
Subrata Banikb03cadf2021-06-09 22:19:04 +0530518static void fill_fsps_thermal_params(FSP_S_CONFIG *s_cfg,
519 const struct soc_intel_alderlake_config *config)
520{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530521 /* Enable TCPU for processor thermal control */
Subrata Banikc0983c92021-06-15 13:02:01 +0530522 s_cfg->Device4Enable = is_devfn_enabled(SA_DEVFN_DPTF);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530523
524 /* Set TccActivationOffset */
Subrata Banikc0983c92021-06-15 13:02:01 +0530525 s_cfg->TccActivationOffset = config->tcc_offset;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530526}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530527
Subrata Banikb03cadf2021-06-09 22:19:04 +0530528static void fill_fsps_lan_params(FSP_S_CONFIG *s_cfg,
529 const struct soc_intel_alderlake_config *config)
530{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530531 /* LAN */
Subrata Banikc0983c92021-06-15 13:02:01 +0530532 s_cfg->PchLanEnable = is_devfn_enabled(PCH_DEVFN_GBE);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530533}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530534
Subrata Banikb03cadf2021-06-09 22:19:04 +0530535static void fill_fsps_cnvi_params(FSP_S_CONFIG *s_cfg,
536 const struct soc_intel_alderlake_config *config)
537{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530538 /* CNVi */
Subrata Banikc0983c92021-06-15 13:02:01 +0530539 s_cfg->CnviMode = is_devfn_enabled(PCH_DEVFN_CNVI_WIFI);
540 s_cfg->CnviBtCore = config->CnviBtCore;
541 s_cfg->CnviBtAudioOffload = config->CnviBtAudioOffload;
Cliff Huangbc1941f2021-02-10 17:41:41 -0800542 /* Assert if CNVi BT is enabled without CNVi being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530543 assert(s_cfg->CnviMode || !s_cfg->CnviBtCore);
Cliff Huangbc1941f2021-02-10 17:41:41 -0800544 /* Assert if CNVi BT offload is enabled without CNVi BT being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530545 assert(s_cfg->CnviBtCore || !s_cfg->CnviBtAudioOffload);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530546}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530547
Subrata Banikb03cadf2021-06-09 22:19:04 +0530548static void fill_fsps_vmd_params(FSP_S_CONFIG *s_cfg,
549 const struct soc_intel_alderlake_config *config)
550{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530551 /* VMD */
Subrata Banikc0983c92021-06-15 13:02:01 +0530552 s_cfg->VmdEnable = is_devfn_enabled(SA_DEVFN_VMD);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530553}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530554
Subrata Banikb03cadf2021-06-09 22:19:04 +0530555static void fill_fsps_thc_params(FSP_S_CONFIG *s_cfg,
556 const struct soc_intel_alderlake_config *config)
557{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530558 /* THC */
Subrata Banikc0983c92021-06-15 13:02:01 +0530559 s_cfg->ThcPort0Assignment = is_devfn_enabled(PCH_DEVFN_THC0) ? THC_0 : THC_NONE;
560 s_cfg->ThcPort1Assignment = is_devfn_enabled(PCH_DEVFN_THC1) ? THC_1 : THC_NONE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530561}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530562
Subrata Banikb03cadf2021-06-09 22:19:04 +0530563static void fill_fsps_tbt_params(FSP_S_CONFIG *s_cfg,
564 const struct soc_intel_alderlake_config *config)
565{
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700566 /* USB4/TBT */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530567 for (int i = 0; i < ARRAY_SIZE(s_cfg->ITbtPcieRootPortEn); i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530568 s_cfg->ITbtPcieRootPortEn[i] = is_devfn_enabled(SA_DEVFN_TBT(i));
Subrata Banikb03cadf2021-06-09 22:19:04 +0530569}
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700570
Subrata Banikb03cadf2021-06-09 22:19:04 +0530571static void fill_fsps_8254_params(FSP_S_CONFIG *s_cfg,
572 const struct soc_intel_alderlake_config *config)
573{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530574 /* Legacy 8254 timer support */
Sean Rhodesbc35bed2021-07-13 13:36:28 +0100575 bool use_8254 = get_uint_option("legacy_8254_timer", CONFIG(USE_LEGACY_8254_TIMER));
576 s_cfg->Enable8254ClockGating = !use_8254;
577 s_cfg->Enable8254ClockGatingOnS3 = !use_8254;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530578}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530579
Michael Niewöhner0e905802021-09-25 00:10:30 +0200580static void fill_fsps_pm_timer_params(FSP_S_CONFIG *s_cfg,
581 const struct soc_intel_alderlake_config *config)
582{
583 /*
584 * Legacy PM ACPI Timer (and TCO Timer)
585 * This *must* be 1 in any case to keep FSP from
586 * 1) enabling PM ACPI Timer emulation in uCode.
587 * 2) disabling the PM ACPI Timer.
588 * We handle both by ourself!
589 */
590 s_cfg->EnableTcoTimer = 1;
591}
592
Subrata Banikb03cadf2021-06-09 22:19:04 +0530593static void fill_fsps_storage_params(FSP_S_CONFIG *s_cfg,
594 const struct soc_intel_alderlake_config *config)
595{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530596 /* Enable Hybrid storage auto detection */
Subrata Banikc0983c92021-06-15 13:02:01 +0530597 s_cfg->HybridStorageMode = config->HybridStorageMode;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530598}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530599
Subrata Banikb03cadf2021-06-09 22:19:04 +0530600static void fill_fsps_pcie_params(FSP_S_CONFIG *s_cfg,
601 const struct soc_intel_alderlake_config *config)
602{
603 uint32_t enable_mask = pcie_rp_enable_mask(get_pch_pcie_rp_table());
604 for (int i = 0; i < CONFIG_MAX_PCH_ROOT_PORTS; i++) {
Eric Lai5b302b22020-12-05 16:49:43 +0800605 if (!(enable_mask & BIT(i)))
606 continue;
607 const struct pcie_rp_config *rp_cfg = &config->pch_pcie_rp[i];
Subrata Banikc0983c92021-06-15 13:02:01 +0530608 s_cfg->PcieRpL1Substates[i] =
Eric Lai5b302b22020-12-05 16:49:43 +0800609 get_l1_substate_control(rp_cfg->PcieRpL1Substates);
Subrata Banikc0983c92021-06-15 13:02:01 +0530610 s_cfg->PcieRpLtrEnable[i] = !!(rp_cfg->flags & PCIE_RP_LTR);
611 s_cfg->PcieRpAdvancedErrorReporting[i] = !!(rp_cfg->flags & PCIE_RP_AER);
612 s_cfg->PcieRpHotPlug[i] = !!(rp_cfg->flags & PCIE_RP_HOTPLUG);
613 s_cfg->PcieRpClkReqDetect[i] = !!(rp_cfg->flags & PCIE_RP_CLK_REQ_DETECT);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530614 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530615}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530616
Tim Wawrzynczakf9440522021-12-16 15:07:15 -0700617static void fill_fsps_cpu_pcie_params(FSP_S_CONFIG *s_cfg,
618 const struct soc_intel_alderlake_config *config)
619{
620 if (!CONFIG_MAX_CPU_ROOT_PORTS)
621 return;
622
623 const uint32_t enable_mask = pcie_rp_enable_mask(get_cpu_pcie_rp_table());
624 for (int i = 0; i < CONFIG_MAX_CPU_ROOT_PORTS; i++) {
625 if (!(enable_mask & BIT(i)))
626 continue;
627
628 const struct pcie_rp_config *rp_cfg = &config->cpu_pcie_rp[i];
629 s_cfg->CpuPcieRpL1Substates[i] =
630 get_l1_substate_control(rp_cfg->PcieRpL1Substates);
631 s_cfg->CpuPcieRpLtrEnable[i] = !!(rp_cfg->flags & PCIE_RP_LTR);
632 s_cfg->CpuPcieRpAdvancedErrorReporting[i] = !!(rp_cfg->flags & PCIE_RP_AER);
633 s_cfg->CpuPcieRpHotPlug[i] = !!(rp_cfg->flags & PCIE_RP_HOTPLUG);
634 s_cfg->PtmEnabled[i] = 0;
635 }
636}
637
Subrata Banikb03cadf2021-06-09 22:19:04 +0530638static void fill_fsps_misc_power_params(FSP_S_CONFIG *s_cfg,
639 const struct soc_intel_alderlake_config *config)
640{
Subrata Banikd6da4ef2021-10-07 00:39:31 +0530641 /* Skip setting D0I3 bit for all HECI devices */
642 s_cfg->DisableD0I3SettingForHeci = 1;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530643 /*
644 * Power Optimizer for DMI
645 * DmiPwrOptimizeDisable is default to 0.
646 * Boards not needing the optimizers explicitly disables them by setting
647 * these disable variables to 1 in devicetree overrides.
648 */
649 s_cfg->PchPwrOptEnable = !(config->DmiPwrOptimizeDisable);
Subrata Banikc0983c92021-06-15 13:02:01 +0530650 s_cfg->PmSupport = 1;
651 s_cfg->Hwp = 1;
652 s_cfg->Cx = 1;
653 s_cfg->PsOnEnable = 1;
V Sowmya844dcb32021-06-21 10:03:53 +0530654 /* Enable the energy efficient turbo mode */
655 s_cfg->EnergyEfficientTurbo = 1;
V Sowmyaaf429062021-06-21 10:23:33 +0530656 s_cfg->PkgCStateLimit = LIMIT_AUTO;
V Sowmya458708f2021-07-09 22:11:04 +0530657
658 /* VccIn Aux Imon IccMax. Values are in 1/4 Amp increments and range is 0-512. */
659 s_cfg->VccInAuxImonIccImax = get_vccin_aux_imon_iccmax() * 4 / MILLIAMPS_TO_AMPS;
V Sowmyac6d71662021-07-15 08:11:08 +0530660
661 /* VrConfig Settings for IA and GT domains */
662 for (size_t i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
663 fill_vr_domain_config(s_cfg, i, &config->domain_vr_config[i]);
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -0600664
Nick Vaccaro577afe62022-01-12 12:03:41 -0800665 s_cfg->PmcLpmS0ixSubStateEnableMask = get_supported_lpm_mask();
Tim Wawrzynczakab0e0812021-09-21 10:28:16 -0600666
667 /* Apply minimum assertion width settings */
668 if (config->pch_slp_s3_min_assertion_width == SLP_S3_ASSERTION_DEFAULT)
669 s_cfg->PchPmSlpS3MinAssert = SLP_S3_ASSERTION_50_MS;
670 else
671 s_cfg->PchPmSlpS3MinAssert = config->pch_slp_s3_min_assertion_width;
672
673 if (config->pch_slp_s4_min_assertion_width == SLP_S4_ASSERTION_DEFAULT)
674 s_cfg->PchPmSlpS4MinAssert = SLP_S4_ASSERTION_1S;
675 else
676 s_cfg->PchPmSlpS4MinAssert = config->pch_slp_s4_min_assertion_width;
677
678 if (config->pch_slp_sus_min_assertion_width == SLP_SUS_ASSERTION_DEFAULT)
679 s_cfg->PchPmSlpSusMinAssert = SLP_SUS_ASSERTION_4_S;
680 else
681 s_cfg->PchPmSlpSusMinAssert = config->pch_slp_sus_min_assertion_width;
682
683 if (config->pch_slp_a_min_assertion_width == SLP_A_ASSERTION_DEFAULT)
684 s_cfg->PchPmSlpAMinAssert = SLP_A_ASSERTION_2_S;
685 else
686 s_cfg->PchPmSlpAMinAssert = config->pch_slp_a_min_assertion_width;
687
688 unsigned int power_cycle_duration = config->pch_reset_power_cycle_duration;
689 if (power_cycle_duration == POWER_CYCLE_DURATION_DEFAULT)
690 power_cycle_duration = POWER_CYCLE_DURATION_4S;
691
692 s_cfg->PchPmPwrCycDur = get_pm_pwr_cyc_dur(s_cfg->PchPmSlpS4MinAssert,
693 s_cfg->PchPmSlpS3MinAssert,
694 s_cfg->PchPmSlpAMinAssert,
695 power_cycle_duration);
Ryan Lin4a48dbe2021-09-28 15:59:34 +0800696
697 /* Set PsysPmax if it is available from DT */
698 if (config->PsysPmax) {
699 printk(BIOS_DEBUG, "PsysPmax = %dW\n", config->PsysPmax);
700 /* PsysPmax is in unit of 1/8 Watt */
701 s_cfg->PsysPmax = config->PsysPmax * 8;
702 }
Subrata Banik6f1cb402021-06-09 22:11:12 +0530703}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530704
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600705static void fill_fsps_irq_params(FSP_S_CONFIG *s_cfg,
706 const struct soc_intel_alderlake_config *config)
707{
708 if (!assign_pci_irqs(irq_constraints, ARRAY_SIZE(irq_constraints)))
709 die("ERROR: Unable to assign PCI IRQs, and no _PRT table available\n");
710
711 size_t pch_count = 0;
712 const SI_PCH_DEVICE_INTERRUPT_CONFIG *upd_irqs = pci_irq_to_fsp(&pch_count);
713
714 s_cfg->DevIntConfigPtr = (UINT32)((uintptr_t)upd_irqs);
715 s_cfg->NumOfDevIntConfig = pch_count;
716 printk(BIOS_INFO, "IRQ: Using dynamically assigned PCI IO-APIC IRQs\n");
717}
718
V Sowmya418d37e2021-06-21 08:47:17 +0530719static void fill_fsps_fivr_params(FSP_S_CONFIG *s_cfg,
720 const struct soc_intel_alderlake_config *config)
721{
722 /* PCH FIVR settings override */
723 if (!config->ext_fivr_settings.configure_ext_fivr)
724 return;
725
726 s_cfg->PchFivrExtV1p05RailEnabledStates =
727 config->ext_fivr_settings.v1p05_enable_bitmap;
728
729 s_cfg->PchFivrExtV1p05RailSupportedVoltageStates =
730 config->ext_fivr_settings.v1p05_supported_voltage_bitmap;
731
732 s_cfg->PchFivrExtVnnRailEnabledStates =
733 config->ext_fivr_settings.vnn_enable_bitmap;
734
735 s_cfg->PchFivrExtVnnRailSupportedVoltageStates =
736 config->ext_fivr_settings.vnn_supported_voltage_bitmap;
737
738 s_cfg->PchFivrExtVnnRailSxEnabledStates =
Bora Guvendikfbf874f2021-10-18 14:17:41 -0700739 config->ext_fivr_settings.vnn_sx_enable_bitmap;
V Sowmya418d37e2021-06-21 08:47:17 +0530740
741 /* Convert the voltages to increments of 2.5mv */
742 s_cfg->PchFivrExtV1p05RailVoltage =
743 (config->ext_fivr_settings.v1p05_voltage_mv * 10) / 25;
744
745 s_cfg->PchFivrExtVnnRailVoltage =
746 (config->ext_fivr_settings.vnn_voltage_mv * 10) / 25;
747
748 s_cfg->PchFivrExtVnnRailSxVoltage =
749 (config->ext_fivr_settings.vnn_sx_voltage_mv * 10 / 25);
750
751 s_cfg->PchFivrExtV1p05RailIccMaximum =
752 config->ext_fivr_settings.v1p05_icc_max_ma;
753
754 s_cfg->PchFivrExtVnnRailIccMaximum =
755 config->ext_fivr_settings.vnn_icc_max_ma;
756}
757
Wisley Chend0cef2a2021-11-01 16:13:55 +0600758static void fill_fsps_fivr_rfi_params(FSP_S_CONFIG *s_cfg,
759 const struct soc_intel_alderlake_config *config)
760{
761 /* transform from Hz to 100 KHz */
762 s_cfg->FivrRfiFrequency = config->FivrRfiFrequency / (100 * KHz);
763 s_cfg->FivrSpreadSpectrum = config->FivrSpreadSpectrum;
764}
765
Wisley Chenc5103462021-11-04 18:12:58 +0600766static void fill_fsps_acoustic_params(FSP_S_CONFIG *s_cfg,
767 const struct soc_intel_alderlake_config *config)
768{
769 s_cfg->AcousticNoiseMitigation = config->AcousticNoiseMitigation;
770
771 if (s_cfg->AcousticNoiseMitigation) {
772 for (int i = 0; i < NUM_VR_DOMAINS; i++) {
773 s_cfg->FastPkgCRampDisable[i] = config->FastPkgCRampDisable[i];
774 s_cfg->SlowSlewRate[i] = config->SlowSlewRate[i];
775 }
776 }
777}
778
Subrata Banikb03cadf2021-06-09 22:19:04 +0530779static void soc_silicon_init_params(FSP_S_CONFIG *s_cfg,
780 struct soc_intel_alderlake_config *config)
781{
782 /* Override settings per board if required. */
783 mainboard_update_soc_chip_config(config);
784
V Sowmya6464c2a2021-06-25 10:20:25 +0530785 const void (*fill_fsps_params[])(FSP_S_CONFIG *s_cfg,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530786 const struct soc_intel_alderlake_config *config) = {
787 fill_fsps_lpss_params,
788 fill_fsps_cpu_params,
789 fill_fsps_igd_params,
790 fill_fsps_tcss_params,
791 fill_fsps_chipset_lockdown_params,
792 fill_fsps_xhci_params,
793 fill_fsps_xdci_params,
794 fill_fsps_uart_params,
795 fill_fsps_sata_params,
796 fill_fsps_thermal_params,
797 fill_fsps_lan_params,
798 fill_fsps_cnvi_params,
799 fill_fsps_vmd_params,
800 fill_fsps_thc_params,
801 fill_fsps_tbt_params,
802 fill_fsps_8254_params,
Michael Niewöhner0e905802021-09-25 00:10:30 +0200803 fill_fsps_pm_timer_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530804 fill_fsps_storage_params,
805 fill_fsps_pcie_params,
Tim Wawrzynczakf9440522021-12-16 15:07:15 -0700806 fill_fsps_cpu_pcie_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530807 fill_fsps_misc_power_params,
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600808 fill_fsps_irq_params,
V Sowmya418d37e2021-06-21 08:47:17 +0530809 fill_fsps_fivr_params,
Wisley Chend0cef2a2021-11-01 16:13:55 +0600810 fill_fsps_fivr_rfi_params,
Wisley Chenc5103462021-11-04 18:12:58 +0600811 fill_fsps_acoustic_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530812 };
813
814 for (size_t i = 0; i < ARRAY_SIZE(fill_fsps_params); i++)
815 fill_fsps_params[i](s_cfg, config);
816}
817
Subrata Banik6f1cb402021-06-09 22:11:12 +0530818/* UPD parameters to be initialized before SiliconInit */
819void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
820{
821 struct soc_intel_alderlake_config *config;
Subrata Banikc0983c92021-06-15 13:02:01 +0530822 FSP_S_CONFIG *s_cfg = &supd->FspsConfig;
Subrata Banik6f1cb402021-06-09 22:11:12 +0530823
824 config = config_of_soc();
Subrata Banikc0983c92021-06-15 13:02:01 +0530825 soc_silicon_init_params(s_cfg, config);
826 mainboard_silicon_init_params(s_cfg);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530827}
828
Subrata Banik2871e0e2020-09-27 11:30:58 +0530829/*
830 * Callbacks for SoC/Mainboard specific overrides for FspMultiPhaseSiInit
831 * This platform supports below MultiPhaseSIInit Phase(s):
832 * Phase | FSP return point | Purpose
833 * ------- + ------------------------------------------------ + -------------------------------
834 * 1 | After TCSS initialization completed | for TCSS specific init
835 */
836void platform_fsp_multi_phase_init_cb(uint32_t phase_index)
837{
838 switch (phase_index) {
839 case 1:
840 /* TCSS specific initialization here */
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530841 printk(BIOS_DEBUG, "FSP MultiPhaseSiInit %s/%s called\n",
842 __FILE__, __func__);
843
844 if (CONFIG(SOC_INTEL_COMMON_BLOCK_TCSS)) {
845 const config_t *config = config_of_soc();
846 tcss_configure(config->typec_aux_bias_pads);
847 }
Subrata Banik2871e0e2020-09-27 11:30:58 +0530848 break;
849 default:
850 break;
851 }
852}
853
854/* Mainboard GPIO Configuration */
Subrata Banikc0983c92021-06-15 13:02:01 +0530855__weak void mainboard_silicon_init_params(FSP_S_CONFIG *s_cfg)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530856{
857 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
858}