blob: 99ea2b4b35dbbb76b51cc99ae8fb5fcd260cfecd [file] [log] [blame]
Subrata Banik2871e0e2020-09-27 11:30:58 +05301/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <assert.h>
Subrata Banik99289a82020-12-22 10:54:44 +05304#include <cbfs.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +05305#include <console/console.h>
Subrata Banik7b523a42021-09-22 16:46:16 +05306#include <cpu/intel/microcode.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +05307#include <device/device.h>
8#include <device/pci.h>
V Sowmya458708f2021-07-09 22:11:04 +05309#include <device/pci_ids.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053010#include <fsp/api.h>
11#include <fsp/ppi/mp_service_ppi.h>
12#include <fsp/util.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010013#include <option.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060014#include <intelblocks/irq.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053015#include <intelblocks/lpss.h>
Tim Wawrzynczakab0e0812021-09-21 10:28:16 -060016#include <intelblocks/pmclib.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053017#include <intelblocks/xdci.h>
18#include <intelpch/lockdown.h>
Deepti Deshatty8e7facf2021-05-12 17:45:37 +053019#include <intelblocks/tcss.h>
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -060020#include <soc/cpu.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053021#include <soc/gpio_soc_defs.h>
22#include <soc/intel/common/vbt.h>
23#include <soc/pci_devs.h>
Eric Lai5b302b22020-12-05 16:49:43 +080024#include <soc/pcie.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053025#include <soc/ramstage.h>
26#include <soc/soc_chip.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060027#include <stdlib.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053028#include <string.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010029#include <types.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053030
31/* THC assignment definition */
32#define THC_NONE 0
33#define THC_0 1
34#define THC_1 2
35
36/* SATA DEVSLP idle timeout default values */
37#define DEF_DMVAL 15
38#define DEF_DITOVAL 625
39
V Sowmya458708f2021-07-09 22:11:04 +053040/* VccIn Aux Imon IccMax values in mA */
Curtis Chenea1bb5f2021-11-25 13:17:42 +080041#define MILLIAMPS_TO_AMPS 1000
42#define ICC_MAX_TDP_45W 34250
43#define ICC_MAX_TDP_15W_28W 32000
44#define ICC_MAX_ID_ADL_M_MA 12000
V Sowmya458708f2021-07-09 22:11:04 +053045
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060046/*
47 * ME End of Post configuration
48 * 0 - Disable EOP.
49 * 1 - Send in PEI (Applicable for FSP in API mode)
50 * 2 - Send in DXE (Not applicable for FSP in API mode)
51 */
52enum fsp_end_of_post {
53 EOP_DISABLE = 0,
54 EOP_PEI = 1,
55 EOP_DXE = 2,
56};
57
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060058static const struct slot_irq_constraints irq_constraints[] = {
59 {
60 .slot = SA_DEV_SLOT_IGD,
61 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060062 /* INTERRUPT_PIN is RO/0x01 */
63 FIXED_INT_ANY_PIRQ(SA_DEVFN_IGD, PCI_INT_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060064 },
65 },
66 {
67 .slot = SA_DEV_SLOT_DPTF,
68 .fns = {
69 ANY_PIRQ(SA_DEVFN_DPTF),
70 },
71 },
72 {
73 .slot = SA_DEV_SLOT_IPU,
74 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060075 /* INTERRUPT_PIN is RO/0x01, and INTERRUPT_LINE is RW,
76 but S0ix fails when not set to 16 (b/193434192) */
77 FIXED_INT_PIRQ(SA_DEVFN_IPU, PCI_INT_A, PIRQ_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060078 },
79 },
80 {
81 .slot = SA_DEV_SLOT_CPU_6,
82 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060083 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_0, PCI_INT_A, PIRQ_A),
84 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_2, PCI_INT_C, PIRQ_C),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060085 },
86 },
87 {
88 .slot = SA_DEV_SLOT_TBT,
89 .fns = {
90 ANY_PIRQ(SA_DEVFN_TBT0),
91 ANY_PIRQ(SA_DEVFN_TBT1),
92 ANY_PIRQ(SA_DEVFN_TBT2),
93 ANY_PIRQ(SA_DEVFN_TBT3),
94 },
95 },
96 {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060097 .slot = SA_DEV_SLOT_GNA,
98 .fns = {
99 /* INTERRUPT_PIN is RO/0x01 */
100 FIXED_INT_ANY_PIRQ(SA_DEVFN_GNA, PCI_INT_A),
101 },
102 },
103 {
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600104 .slot = SA_DEV_SLOT_TCSS,
105 .fns = {
106 ANY_PIRQ(SA_DEVFN_TCSS_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600107 ANY_PIRQ(SA_DEVFN_TCSS_XDCI),
108 },
109 },
110 {
111 .slot = PCH_DEV_SLOT_SIO0,
112 .fns = {
113 DIRECT_IRQ(PCH_DEVFN_I2C6),
114 DIRECT_IRQ(PCH_DEVFN_I2C7),
115 ANY_PIRQ(PCH_DEVFN_THC0),
116 ANY_PIRQ(PCH_DEVFN_THC1),
117 },
118 },
119 {
120 .slot = PCH_DEV_SLOT_SIO6,
121 .fns = {
122 DIRECT_IRQ(PCH_DEVFN_UART3),
123 DIRECT_IRQ(PCH_DEVFN_UART4),
124 DIRECT_IRQ(PCH_DEVFN_UART5),
125 DIRECT_IRQ(PCH_DEVFN_UART6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600126 },
127 },
128 {
129 .slot = PCH_DEV_SLOT_ISH,
130 .fns = {
131 DIRECT_IRQ(PCH_DEVFN_ISH),
132 DIRECT_IRQ(PCH_DEVFN_GSPI2),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600133 ANY_PIRQ(PCH_DEVFN_UFS),
134 },
135 },
136 {
137 .slot = PCH_DEV_SLOT_SIO2,
138 .fns = {
139 DIRECT_IRQ(PCH_DEVFN_GSPI3),
140 DIRECT_IRQ(PCH_DEVFN_GSPI4),
141 DIRECT_IRQ(PCH_DEVFN_GSPI5),
142 DIRECT_IRQ(PCH_DEVFN_GSPI6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600143 },
144 },
145 {
146 .slot = PCH_DEV_SLOT_XHCI,
147 .fns = {
148 ANY_PIRQ(PCH_DEVFN_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600149 DIRECT_IRQ(PCH_DEVFN_USBOTG),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600150 ANY_PIRQ(PCH_DEVFN_CNVI_WIFI),
151 },
152 },
153 {
154 .slot = PCH_DEV_SLOT_SIO3,
155 .fns = {
156 DIRECT_IRQ(PCH_DEVFN_I2C0),
157 DIRECT_IRQ(PCH_DEVFN_I2C1),
158 DIRECT_IRQ(PCH_DEVFN_I2C2),
159 DIRECT_IRQ(PCH_DEVFN_I2C3),
160 },
161 },
162 {
163 .slot = PCH_DEV_SLOT_CSE,
164 .fns = {
165 ANY_PIRQ(PCH_DEVFN_CSE),
166 ANY_PIRQ(PCH_DEVFN_CSE_2),
167 ANY_PIRQ(PCH_DEVFN_CSE_IDER),
168 ANY_PIRQ(PCH_DEVFN_CSE_KT),
169 ANY_PIRQ(PCH_DEVFN_CSE_3),
170 ANY_PIRQ(PCH_DEVFN_CSE_4),
171 },
172 },
173 {
174 .slot = PCH_DEV_SLOT_SATA,
175 .fns = {
176 ANY_PIRQ(PCH_DEVFN_SATA),
177 },
178 },
179 {
180 .slot = PCH_DEV_SLOT_SIO4,
181 .fns = {
182 DIRECT_IRQ(PCH_DEVFN_I2C4),
183 DIRECT_IRQ(PCH_DEVFN_I2C5),
184 DIRECT_IRQ(PCH_DEVFN_UART2),
185 },
186 },
187 {
188 .slot = PCH_DEV_SLOT_PCIE,
189 .fns = {
190 FIXED_INT_PIRQ(PCH_DEVFN_PCIE1, PCI_INT_A, PIRQ_A),
191 FIXED_INT_PIRQ(PCH_DEVFN_PCIE2, PCI_INT_B, PIRQ_B),
192 FIXED_INT_PIRQ(PCH_DEVFN_PCIE3, PCI_INT_C, PIRQ_C),
193 FIXED_INT_PIRQ(PCH_DEVFN_PCIE4, PCI_INT_D, PIRQ_D),
194 FIXED_INT_PIRQ(PCH_DEVFN_PCIE5, PCI_INT_A, PIRQ_A),
195 FIXED_INT_PIRQ(PCH_DEVFN_PCIE6, PCI_INT_B, PIRQ_B),
196 FIXED_INT_PIRQ(PCH_DEVFN_PCIE7, PCI_INT_C, PIRQ_C),
197 FIXED_INT_PIRQ(PCH_DEVFN_PCIE8, PCI_INT_D, PIRQ_D),
198 },
199 },
200 {
201 .slot = PCH_DEV_SLOT_PCIE_1,
202 .fns = {
203 FIXED_INT_PIRQ(PCH_DEVFN_PCIE9, PCI_INT_A, PIRQ_A),
204 FIXED_INT_PIRQ(PCH_DEVFN_PCIE10, PCI_INT_B, PIRQ_B),
205 FIXED_INT_PIRQ(PCH_DEVFN_PCIE11, PCI_INT_C, PIRQ_C),
206 FIXED_INT_PIRQ(PCH_DEVFN_PCIE12, PCI_INT_D, PIRQ_D),
207 },
208 },
209 {
210 .slot = PCH_DEV_SLOT_SIO5,
211 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600212 /* UART0 shares an interrupt line with TSN0, so must use
213 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600214 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART0, PCI_INT_A),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600215 /* UART1 shares an interrupt line with TSN1, so must use
216 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600217 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART1, PCI_INT_B),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600218 DIRECT_IRQ(PCH_DEVFN_GSPI0),
219 DIRECT_IRQ(PCH_DEVFN_GSPI1),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600220 },
221 },
222 {
223 .slot = PCH_DEV_SLOT_ESPI,
224 .fns = {
225 ANY_PIRQ(PCH_DEVFN_HDA),
226 ANY_PIRQ(PCH_DEVFN_SMBUS),
227 ANY_PIRQ(PCH_DEVFN_GBE),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600228 /* INTERRUPT_PIN is RO/0x01 */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600229 FIXED_INT_ANY_PIRQ(PCH_DEVFN_TRACEHUB, PCI_INT_A),
230 },
231 },
232};
233
234static const SI_PCH_DEVICE_INTERRUPT_CONFIG *pci_irq_to_fsp(size_t *out_count)
235{
236 const struct pci_irq_entry *entry = get_cached_pci_irqs();
237 SI_PCH_DEVICE_INTERRUPT_CONFIG *config;
238 size_t pch_total = 0;
239 size_t cfg_count = 0;
240
241 if (!entry)
242 return NULL;
243
244 /* Count PCH devices */
245 while (entry) {
246 if (PCI_SLOT(entry->devfn) >= MIN_PCH_SLOT)
247 ++pch_total;
248 entry = entry->next;
249 }
250
251 /* Convert PCH device entries to FSP format */
252 config = calloc(pch_total, sizeof(*config));
253 entry = get_cached_pci_irqs();
254 while (entry) {
255 if (PCI_SLOT(entry->devfn) < MIN_PCH_SLOT) {
256 entry = entry->next;
257 continue;
258 }
259
260 config[cfg_count].Device = PCI_SLOT(entry->devfn);
261 config[cfg_count].Function = PCI_FUNC(entry->devfn);
262 config[cfg_count].IntX = (SI_PCH_INT_PIN)entry->pin;
263 config[cfg_count].Irq = entry->irq;
264 ++cfg_count;
265
266 entry = entry->next;
267 }
268
269 *out_count = cfg_count;
270
271 return config;
272}
273
Subrata Banik2871e0e2020-09-27 11:30:58 +0530274/*
275 * Chip config parameter PcieRpL1Substates uses (UPD value + 1)
276 * because UPD value of 0 for PcieRpL1Substates means disabled for FSP.
277 * In order to ensure that mainboard setting does not disable L1 substates
278 * incorrectly, chip config parameter values are offset by 1 with 0 meaning
279 * use FSP UPD default. get_l1_substate_control() ensures that the right UPD
280 * value is set in fsp_params.
281 * 0: Use FSP UPD default
282 * 1: Disable L1 substates
283 * 2: Use L1.1
284 * 3: Use L1.2 (FSP UPD default)
285 */
286static int get_l1_substate_control(enum L1_substates_control ctl)
287{
288 if ((ctl > L1_SS_L1_2) || (ctl == L1_SS_FSP_DEFAULT))
289 ctl = L1_SS_L1_2;
290 return ctl - 1;
291}
292
V Sowmya458708f2021-07-09 22:11:04 +0530293/* This function returns the VccIn Aux Imon IccMax values for ADL-P SKU's */
294static uint16_t get_vccin_aux_imon_iccmax(void)
295{
296 uint16_t mch_id = 0;
Curtis Chenea1bb5f2021-11-25 13:17:42 +0800297 uint8_t tdp;
V Sowmya458708f2021-07-09 22:11:04 +0530298
299 if (!mch_id) {
300 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
301 mch_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
302 }
303
304 switch (mch_id) {
Curtis Chen0c544612021-11-19 11:38:12 +0800305 case PCI_DEVICE_ID_INTEL_ADL_P_ID_1:
V Sowmya458708f2021-07-09 22:11:04 +0530306 case PCI_DEVICE_ID_INTEL_ADL_P_ID_3:
V Sowmya458708f2021-07-09 22:11:04 +0530307 case PCI_DEVICE_ID_INTEL_ADL_P_ID_5:
Tracy Wu697d6a82021-09-27 16:48:32 +0800308 case PCI_DEVICE_ID_INTEL_ADL_P_ID_6:
V Sowmya458708f2021-07-09 22:11:04 +0530309 case PCI_DEVICE_ID_INTEL_ADL_P_ID_7:
Curtis Chenea1bb5f2021-11-25 13:17:42 +0800310 tdp = get_cpu_tdp();
311 if (tdp == TDP_45W)
312 return ICC_MAX_TDP_45W;
313 return ICC_MAX_TDP_15W_28W;
Bora Guvendik31605952021-09-01 17:32:07 -0700314 case PCI_DEVICE_ID_INTEL_ADL_M_ID_1:
315 case PCI_DEVICE_ID_INTEL_ADL_M_ID_2:
316 return ICC_MAX_ID_ADL_M_MA;
V Sowmya458708f2021-07-09 22:11:04 +0530317 default:
318 printk(BIOS_ERR, "Unknown MCH ID: 0x%4x, skipping VccInAuxImonIccMax config\n",
319 mch_id);
320 return 0;
321 }
322}
323
Subrata Banikb03cadf2021-06-09 22:19:04 +0530324__weak void mainboard_update_soc_chip_config(struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530325{
Subrata Banikb03cadf2021-06-09 22:19:04 +0530326 /* Override settings per board. */
327}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530328
Subrata Banikb03cadf2021-06-09 22:19:04 +0530329static void fill_fsps_lpss_params(FSP_S_CONFIG *s_cfg,
330 const struct soc_intel_alderlake_config *config)
331{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530332 for (int i = 0; i < CONFIG_SOC_INTEL_I2C_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530333 s_cfg->SerialIoI2cMode[i] = config->SerialIoI2cMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530334
335 for (int i = 0; i < CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX; i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530336 s_cfg->SerialIoSpiMode[i] = config->SerialIoGSpiMode[i];
337 s_cfg->SerialIoSpiCsMode[i] = config->SerialIoGSpiCsMode[i];
338 s_cfg->SerialIoSpiCsState[i] = config->SerialIoGSpiCsState[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530339 }
340
341 for (int i = 0; i < CONFIG_SOC_INTEL_UART_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530342 s_cfg->SerialIoUartMode[i] = config->SerialIoUartMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530343}
344
Subrata Banikb03cadf2021-06-09 22:19:04 +0530345static void fill_fsps_cpu_params(FSP_S_CONFIG *s_cfg,
346 const struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530347{
Subrata Banik99289a82020-12-22 10:54:44 +0530348 const struct microcode *microcode_file;
349 size_t microcode_len;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530350
Subrata Banikb03cadf2021-06-09 22:19:04 +0530351 /* Locate microcode and pass to FSP-S for 2nd microcode loading */
Subrata Banik7b523a42021-09-22 16:46:16 +0530352 microcode_file = intel_microcode_find();
Subrata Banik99289a82020-12-22 10:54:44 +0530353
Selma Bensaid291294d2021-10-11 16:37:36 -0700354 if (microcode_file != NULL) {
355 microcode_len = get_microcode_size(microcode_file);
356 if (microcode_len != 0) {
357 /* Update CPU Microcode patch base address/size */
358 s_cfg->MicrocodeRegionBase = (uint32_t)(uintptr_t)microcode_file;
359 s_cfg->MicrocodeRegionSize = (uint32_t)microcode_len;
360 }
Subrata Banik99289a82020-12-22 10:54:44 +0530361 }
362
Subrata Banikb03cadf2021-06-09 22:19:04 +0530363 /* Use coreboot MP PPI services if Kconfig is enabled */
364 if (CONFIG(USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI))
365 s_cfg->CpuMpPpi = (uintptr_t) mp_fill_ppi_services_data();
366}
367
368static void fill_fsps_igd_params(FSP_S_CONFIG *s_cfg,
369 const struct soc_intel_alderlake_config *config)
370{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530371 /* Load VBT before devicetree-specific config. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530372 s_cfg->GraphicsConfigPtr = (uintptr_t)vbt_get();
Subrata Banik2871e0e2020-09-27 11:30:58 +0530373
374 /* Check if IGD is present and fill Graphics init param accordingly */
Subrata Banikc0983c92021-06-15 13:02:01 +0530375 s_cfg->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_devfn_enabled(SA_DEVFN_IGD);
376 s_cfg->LidStatus = CONFIG(RUN_FSP_GOP);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530377}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530378
Subrata Banikb03cadf2021-06-09 22:19:04 +0530379static void fill_fsps_tcss_params(FSP_S_CONFIG *s_cfg,
380 const struct soc_intel_alderlake_config *config)
381{
Furquan Shaikheafca1f2021-09-22 13:59:39 -0700382 const struct device *tcss_port_arr[] = {
383 DEV_PTR(tcss_usb3_port1),
384 DEV_PTR(tcss_usb3_port2),
385 DEV_PTR(tcss_usb3_port3),
386 DEV_PTR(tcss_usb3_port4),
387 };
388
Subrata Banikc0983c92021-06-15 13:02:01 +0530389 s_cfg->TcssAuxOri = config->TcssAuxOri;
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530390
391 /* Explicitly clear this field to avoid using defaults */
Subrata Banikc0983c92021-06-15 13:02:01 +0530392 memset(s_cfg->IomTypeCPortPadCfg, 0, sizeof(s_cfg->IomTypeCPortPadCfg));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530393
394 /*
395 * Set FSPS UPD ITbtConnectTopologyTimeoutInMs with value 0. FSP will
396 * evaluate this UPD value and skip sending command. There will be no
397 * delay for command completion.
398 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530399 s_cfg->ITbtConnectTopologyTimeoutInMs = 0;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530400
Subrata Banikb03cadf2021-06-09 22:19:04 +0530401 /* D3Hot and D3Cold for TCSS */
402 s_cfg->D3HotEnable = !config->TcssD3HotDisable;
403 s_cfg->D3ColdEnable = !config->TcssD3ColdDisable;
Bernardo Perez Priego421ce562021-06-09 09:40:31 -0700404
405 s_cfg->UsbTcPortEn = 0;
406 for (int i = 0; i < MAX_TYPE_C_PORTS; i++) {
Furquan Shaikheafca1f2021-09-22 13:59:39 -0700407 if (is_dev_enabled(tcss_port_arr[i]))
Bernardo Perez Priego421ce562021-06-09 09:40:31 -0700408 s_cfg->UsbTcPortEn |= BIT(i);
409 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530410}
411
412static void fill_fsps_chipset_lockdown_params(FSP_S_CONFIG *s_cfg,
413 const struct soc_intel_alderlake_config *config)
414{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530415 /* Chipset Lockdown */
Felix Singerf9d7dc72021-05-03 02:33:15 +0200416 const bool lockdown_by_fsp = get_lockdown_config() == CHIPSET_LOCKDOWN_FSP;
417 s_cfg->PchLockDownGlobalSmi = lockdown_by_fsp;
418 s_cfg->PchLockDownBiosInterface = lockdown_by_fsp;
419 s_cfg->PchUnlockGpioPads = !lockdown_by_fsp;
420 s_cfg->RtcMemoryLock = lockdown_by_fsp;
Tim Wawrzynczak091dfa12021-08-24 09:32:09 -0600421 s_cfg->SkipPamLock = !lockdown_by_fsp;
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600422
423 /* coreboot will send EOP before loading payload */
424 s_cfg->EndOfPostMessage = EOP_DISABLE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530425}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530426
Subrata Banikb03cadf2021-06-09 22:19:04 +0530427static void fill_fsps_xhci_params(FSP_S_CONFIG *s_cfg,
428 const struct soc_intel_alderlake_config *config)
429{
430 int i;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530431 /* USB */
432 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530433 s_cfg->PortUsb20Enable[i] = config->usb2_ports[i].enable;
434 s_cfg->Usb2PhyPetxiset[i] = config->usb2_ports[i].pre_emp_bias;
435 s_cfg->Usb2PhyTxiset[i] = config->usb2_ports[i].tx_bias;
436 s_cfg->Usb2PhyPredeemp[i] = config->usb2_ports[i].tx_emp_enable;
437 s_cfg->Usb2PhyPehalfbit[i] = config->usb2_ports[i].pre_emp_bit;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530438
439 if (config->usb2_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530440 s_cfg->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530441 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530442 s_cfg->Usb2OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530443 }
444
445 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530446 s_cfg->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530447 if (config->usb3_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530448 s_cfg->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530449 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530450 s_cfg->Usb3OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530451
452 if (config->usb3_ports[i].tx_de_emp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530453 s_cfg->Usb3HsioTxDeEmphEnable[i] = 1;
454 s_cfg->Usb3HsioTxDeEmph[i] = config->usb3_ports[i].tx_de_emp;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530455 }
456 if (config->usb3_ports[i].tx_downscale_amp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530457 s_cfg->Usb3HsioTxDownscaleAmpEnable[i] = 1;
458 s_cfg->Usb3HsioTxDownscaleAmp[i] =
Subrata Banik2871e0e2020-09-27 11:30:58 +0530459 config->usb3_ports[i].tx_downscale_amp;
460 }
461 }
462
Maulik V Vaghela69353502021-04-14 14:01:02 +0530463 for (i = 0; i < ARRAY_SIZE(config->tcss_ports); i++) {
464 if (config->tcss_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530465 s_cfg->CpuUsb3OverCurrentPin[i] = config->tcss_ports[i].ocpin;
Maulik V Vaghela69353502021-04-14 14:01:02 +0530466 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530467}
Maulik V Vaghela69353502021-04-14 14:01:02 +0530468
Subrata Banikb03cadf2021-06-09 22:19:04 +0530469static void fill_fsps_xdci_params(FSP_S_CONFIG *s_cfg,
470 const struct soc_intel_alderlake_config *config)
471{
Angel Ponsc7cfe0b2021-06-23 12:39:22 +0200472 s_cfg->XdciEnable = xdci_can_enable(PCH_DEVFN_USBOTG);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530473}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530474
Subrata Banikb03cadf2021-06-09 22:19:04 +0530475static void fill_fsps_uart_params(FSP_S_CONFIG *s_cfg,
476 const struct soc_intel_alderlake_config *config)
477{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530478 /* PCH UART selection for FSP Debug */
Subrata Banikc0983c92021-06-15 13:02:01 +0530479 s_cfg->SerialIoDebugUartNumber = CONFIG_UART_FOR_CONSOLE;
480 ASSERT(ARRAY_SIZE(s_cfg->SerialIoUartAutoFlow) > CONFIG_UART_FOR_CONSOLE);
481 s_cfg->SerialIoUartAutoFlow[CONFIG_UART_FOR_CONSOLE] = 0;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530482}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530483
Subrata Banikb03cadf2021-06-09 22:19:04 +0530484static void fill_fsps_sata_params(FSP_S_CONFIG *s_cfg,
485 const struct soc_intel_alderlake_config *config)
486{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530487 /* SATA */
Subrata Banikc0983c92021-06-15 13:02:01 +0530488 s_cfg->SataEnable = is_devfn_enabled(PCH_DEVFN_SATA);
489 if (s_cfg->SataEnable) {
490 s_cfg->SataMode = config->SataMode;
491 s_cfg->SataSalpSupport = config->SataSalpSupport;
492 memcpy(s_cfg->SataPortsEnable, config->SataPortsEnable,
493 sizeof(s_cfg->SataPortsEnable));
494 memcpy(s_cfg->SataPortsDevSlp, config->SataPortsDevSlp,
495 sizeof(s_cfg->SataPortsDevSlp));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530496 }
497
498 /*
Subrata Banikb03cadf2021-06-09 22:19:04 +0530499 * Power Optimizer for SATA.
500 * SataPwrOptimizeDisable is default to 0.
Subrata Banik2871e0e2020-09-27 11:30:58 +0530501 * Boards not needing the optimizers explicitly disables them by setting
502 * these disable variables to 1 in devicetree overrides.
503 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530504 s_cfg->SataPwrOptEnable = !(config->SataPwrOptimizeDisable);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530505 /*
506 * Enable DEVSLP Idle Timeout settings DmVal and DitoVal.
507 * SataPortsDmVal is the DITO multiplier. Default is 15.
508 * SataPortsDitoVal is the DEVSLP Idle Timeout (DITO), Default is 625ms.
509 * The default values can be changed from devicetree.
510 */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530511 for (size_t i = 0; i < ARRAY_SIZE(config->SataPortsEnableDitoConfig); i++) {
Subrata Banik2871e0e2020-09-27 11:30:58 +0530512 if (config->SataPortsEnableDitoConfig[i]) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530513 s_cfg->SataPortsDmVal[i] = config->SataPortsDmVal[i];
514 s_cfg->SataPortsDitoVal[i] = config->SataPortsDitoVal[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530515 }
516 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530517}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530518
Subrata Banikb03cadf2021-06-09 22:19:04 +0530519static void fill_fsps_thermal_params(FSP_S_CONFIG *s_cfg,
520 const struct soc_intel_alderlake_config *config)
521{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530522 /* Enable TCPU for processor thermal control */
Subrata Banikc0983c92021-06-15 13:02:01 +0530523 s_cfg->Device4Enable = is_devfn_enabled(SA_DEVFN_DPTF);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530524
525 /* Set TccActivationOffset */
Subrata Banikc0983c92021-06-15 13:02:01 +0530526 s_cfg->TccActivationOffset = config->tcc_offset;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530527}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530528
Subrata Banikb03cadf2021-06-09 22:19:04 +0530529static void fill_fsps_lan_params(FSP_S_CONFIG *s_cfg,
530 const struct soc_intel_alderlake_config *config)
531{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530532 /* LAN */
Subrata Banikc0983c92021-06-15 13:02:01 +0530533 s_cfg->PchLanEnable = is_devfn_enabled(PCH_DEVFN_GBE);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530534}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530535
Subrata Banikb03cadf2021-06-09 22:19:04 +0530536static void fill_fsps_cnvi_params(FSP_S_CONFIG *s_cfg,
537 const struct soc_intel_alderlake_config *config)
538{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530539 /* CNVi */
Subrata Banikc0983c92021-06-15 13:02:01 +0530540 s_cfg->CnviMode = is_devfn_enabled(PCH_DEVFN_CNVI_WIFI);
541 s_cfg->CnviBtCore = config->CnviBtCore;
542 s_cfg->CnviBtAudioOffload = config->CnviBtAudioOffload;
Cliff Huangbc1941f2021-02-10 17:41:41 -0800543 /* Assert if CNVi BT is enabled without CNVi being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530544 assert(s_cfg->CnviMode || !s_cfg->CnviBtCore);
Cliff Huangbc1941f2021-02-10 17:41:41 -0800545 /* Assert if CNVi BT offload is enabled without CNVi BT being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530546 assert(s_cfg->CnviBtCore || !s_cfg->CnviBtAudioOffload);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530547}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530548
Subrata Banikb03cadf2021-06-09 22:19:04 +0530549static void fill_fsps_vmd_params(FSP_S_CONFIG *s_cfg,
550 const struct soc_intel_alderlake_config *config)
551{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530552 /* VMD */
Subrata Banikc0983c92021-06-15 13:02:01 +0530553 s_cfg->VmdEnable = is_devfn_enabled(SA_DEVFN_VMD);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530554}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530555
Subrata Banikb03cadf2021-06-09 22:19:04 +0530556static void fill_fsps_thc_params(FSP_S_CONFIG *s_cfg,
557 const struct soc_intel_alderlake_config *config)
558{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530559 /* THC */
Subrata Banikc0983c92021-06-15 13:02:01 +0530560 s_cfg->ThcPort0Assignment = is_devfn_enabled(PCH_DEVFN_THC0) ? THC_0 : THC_NONE;
561 s_cfg->ThcPort1Assignment = is_devfn_enabled(PCH_DEVFN_THC1) ? THC_1 : THC_NONE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530562}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530563
Subrata Banikb03cadf2021-06-09 22:19:04 +0530564static void fill_fsps_tbt_params(FSP_S_CONFIG *s_cfg,
565 const struct soc_intel_alderlake_config *config)
566{
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700567 /* USB4/TBT */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530568 for (int i = 0; i < ARRAY_SIZE(s_cfg->ITbtPcieRootPortEn); i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530569 s_cfg->ITbtPcieRootPortEn[i] = is_devfn_enabled(SA_DEVFN_TBT(i));
Subrata Banikb03cadf2021-06-09 22:19:04 +0530570}
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700571
Subrata Banikb03cadf2021-06-09 22:19:04 +0530572static void fill_fsps_8254_params(FSP_S_CONFIG *s_cfg,
573 const struct soc_intel_alderlake_config *config)
574{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530575 /* Legacy 8254 timer support */
Sean Rhodesbc35bed2021-07-13 13:36:28 +0100576 bool use_8254 = get_uint_option("legacy_8254_timer", CONFIG(USE_LEGACY_8254_TIMER));
577 s_cfg->Enable8254ClockGating = !use_8254;
578 s_cfg->Enable8254ClockGatingOnS3 = !use_8254;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530579}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530580
Michael Niewöhner0e905802021-09-25 00:10:30 +0200581static void fill_fsps_pm_timer_params(FSP_S_CONFIG *s_cfg,
582 const struct soc_intel_alderlake_config *config)
583{
584 /*
585 * Legacy PM ACPI Timer (and TCO Timer)
586 * This *must* be 1 in any case to keep FSP from
587 * 1) enabling PM ACPI Timer emulation in uCode.
588 * 2) disabling the PM ACPI Timer.
589 * We handle both by ourself!
590 */
591 s_cfg->EnableTcoTimer = 1;
592}
593
Subrata Banikb03cadf2021-06-09 22:19:04 +0530594static void fill_fsps_storage_params(FSP_S_CONFIG *s_cfg,
595 const struct soc_intel_alderlake_config *config)
596{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530597 /* Enable Hybrid storage auto detection */
Subrata Banikc0983c92021-06-15 13:02:01 +0530598 s_cfg->HybridStorageMode = config->HybridStorageMode;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530599}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530600
Subrata Banikb03cadf2021-06-09 22:19:04 +0530601static void fill_fsps_pcie_params(FSP_S_CONFIG *s_cfg,
602 const struct soc_intel_alderlake_config *config)
603{
604 uint32_t enable_mask = pcie_rp_enable_mask(get_pch_pcie_rp_table());
605 for (int i = 0; i < CONFIG_MAX_PCH_ROOT_PORTS; i++) {
Eric Lai5b302b22020-12-05 16:49:43 +0800606 if (!(enable_mask & BIT(i)))
607 continue;
608 const struct pcie_rp_config *rp_cfg = &config->pch_pcie_rp[i];
Subrata Banikc0983c92021-06-15 13:02:01 +0530609 s_cfg->PcieRpL1Substates[i] =
Eric Lai5b302b22020-12-05 16:49:43 +0800610 get_l1_substate_control(rp_cfg->PcieRpL1Substates);
Subrata Banikc0983c92021-06-15 13:02:01 +0530611 s_cfg->PcieRpLtrEnable[i] = !!(rp_cfg->flags & PCIE_RP_LTR);
612 s_cfg->PcieRpAdvancedErrorReporting[i] = !!(rp_cfg->flags & PCIE_RP_AER);
613 s_cfg->PcieRpHotPlug[i] = !!(rp_cfg->flags & PCIE_RP_HOTPLUG);
614 s_cfg->PcieRpClkReqDetect[i] = !!(rp_cfg->flags & PCIE_RP_CLK_REQ_DETECT);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530615 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530616}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530617
Tim Wawrzynczakf9440522021-12-16 15:07:15 -0700618static void fill_fsps_cpu_pcie_params(FSP_S_CONFIG *s_cfg,
619 const struct soc_intel_alderlake_config *config)
620{
621 if (!CONFIG_MAX_CPU_ROOT_PORTS)
622 return;
623
624 const uint32_t enable_mask = pcie_rp_enable_mask(get_cpu_pcie_rp_table());
625 for (int i = 0; i < CONFIG_MAX_CPU_ROOT_PORTS; i++) {
626 if (!(enable_mask & BIT(i)))
627 continue;
628
629 const struct pcie_rp_config *rp_cfg = &config->cpu_pcie_rp[i];
630 s_cfg->CpuPcieRpL1Substates[i] =
631 get_l1_substate_control(rp_cfg->PcieRpL1Substates);
632 s_cfg->CpuPcieRpLtrEnable[i] = !!(rp_cfg->flags & PCIE_RP_LTR);
633 s_cfg->CpuPcieRpAdvancedErrorReporting[i] = !!(rp_cfg->flags & PCIE_RP_AER);
634 s_cfg->CpuPcieRpHotPlug[i] = !!(rp_cfg->flags & PCIE_RP_HOTPLUG);
635 s_cfg->PtmEnabled[i] = 0;
636 }
637}
638
Subrata Banikb03cadf2021-06-09 22:19:04 +0530639static void fill_fsps_misc_power_params(FSP_S_CONFIG *s_cfg,
640 const struct soc_intel_alderlake_config *config)
641{
Subrata Banikd6da4ef2021-10-07 00:39:31 +0530642 /* Skip setting D0I3 bit for all HECI devices */
643 s_cfg->DisableD0I3SettingForHeci = 1;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530644 /*
645 * Power Optimizer for DMI
646 * DmiPwrOptimizeDisable is default to 0.
647 * Boards not needing the optimizers explicitly disables them by setting
648 * these disable variables to 1 in devicetree overrides.
649 */
650 s_cfg->PchPwrOptEnable = !(config->DmiPwrOptimizeDisable);
Subrata Banikc0983c92021-06-15 13:02:01 +0530651 s_cfg->PmSupport = 1;
652 s_cfg->Hwp = 1;
653 s_cfg->Cx = 1;
654 s_cfg->PsOnEnable = 1;
V Sowmya844dcb32021-06-21 10:03:53 +0530655 /* Enable the energy efficient turbo mode */
656 s_cfg->EnergyEfficientTurbo = 1;
V Sowmyaaf429062021-06-21 10:23:33 +0530657 s_cfg->PkgCStateLimit = LIMIT_AUTO;
V Sowmya458708f2021-07-09 22:11:04 +0530658
659 /* VccIn Aux Imon IccMax. Values are in 1/4 Amp increments and range is 0-512. */
660 s_cfg->VccInAuxImonIccImax = get_vccin_aux_imon_iccmax() * 4 / MILLIAMPS_TO_AMPS;
V Sowmyac6d71662021-07-15 08:11:08 +0530661
662 /* VrConfig Settings for IA and GT domains */
663 for (size_t i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
664 fill_vr_domain_config(s_cfg, i, &config->domain_vr_config[i]);
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -0600665
Nick Vaccaro577afe62022-01-12 12:03:41 -0800666 s_cfg->PmcLpmS0ixSubStateEnableMask = get_supported_lpm_mask();
Tim Wawrzynczakab0e0812021-09-21 10:28:16 -0600667
668 /* Apply minimum assertion width settings */
669 if (config->pch_slp_s3_min_assertion_width == SLP_S3_ASSERTION_DEFAULT)
670 s_cfg->PchPmSlpS3MinAssert = SLP_S3_ASSERTION_50_MS;
671 else
672 s_cfg->PchPmSlpS3MinAssert = config->pch_slp_s3_min_assertion_width;
673
674 if (config->pch_slp_s4_min_assertion_width == SLP_S4_ASSERTION_DEFAULT)
675 s_cfg->PchPmSlpS4MinAssert = SLP_S4_ASSERTION_1S;
676 else
677 s_cfg->PchPmSlpS4MinAssert = config->pch_slp_s4_min_assertion_width;
678
679 if (config->pch_slp_sus_min_assertion_width == SLP_SUS_ASSERTION_DEFAULT)
680 s_cfg->PchPmSlpSusMinAssert = SLP_SUS_ASSERTION_4_S;
681 else
682 s_cfg->PchPmSlpSusMinAssert = config->pch_slp_sus_min_assertion_width;
683
684 if (config->pch_slp_a_min_assertion_width == SLP_A_ASSERTION_DEFAULT)
685 s_cfg->PchPmSlpAMinAssert = SLP_A_ASSERTION_2_S;
686 else
687 s_cfg->PchPmSlpAMinAssert = config->pch_slp_a_min_assertion_width;
688
689 unsigned int power_cycle_duration = config->pch_reset_power_cycle_duration;
690 if (power_cycle_duration == POWER_CYCLE_DURATION_DEFAULT)
691 power_cycle_duration = POWER_CYCLE_DURATION_4S;
692
693 s_cfg->PchPmPwrCycDur = get_pm_pwr_cyc_dur(s_cfg->PchPmSlpS4MinAssert,
694 s_cfg->PchPmSlpS3MinAssert,
695 s_cfg->PchPmSlpAMinAssert,
696 power_cycle_duration);
Ryan Lin4a48dbe2021-09-28 15:59:34 +0800697
698 /* Set PsysPmax if it is available from DT */
699 if (config->PsysPmax) {
700 printk(BIOS_DEBUG, "PsysPmax = %dW\n", config->PsysPmax);
701 /* PsysPmax is in unit of 1/8 Watt */
702 s_cfg->PsysPmax = config->PsysPmax * 8;
703 }
Subrata Banik6f1cb402021-06-09 22:11:12 +0530704}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530705
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600706static void fill_fsps_irq_params(FSP_S_CONFIG *s_cfg,
707 const struct soc_intel_alderlake_config *config)
708{
709 if (!assign_pci_irqs(irq_constraints, ARRAY_SIZE(irq_constraints)))
710 die("ERROR: Unable to assign PCI IRQs, and no _PRT table available\n");
711
712 size_t pch_count = 0;
713 const SI_PCH_DEVICE_INTERRUPT_CONFIG *upd_irqs = pci_irq_to_fsp(&pch_count);
714
715 s_cfg->DevIntConfigPtr = (UINT32)((uintptr_t)upd_irqs);
716 s_cfg->NumOfDevIntConfig = pch_count;
717 printk(BIOS_INFO, "IRQ: Using dynamically assigned PCI IO-APIC IRQs\n");
718}
719
V Sowmya418d37e2021-06-21 08:47:17 +0530720static void fill_fsps_fivr_params(FSP_S_CONFIG *s_cfg,
721 const struct soc_intel_alderlake_config *config)
722{
723 /* PCH FIVR settings override */
724 if (!config->ext_fivr_settings.configure_ext_fivr)
725 return;
726
727 s_cfg->PchFivrExtV1p05RailEnabledStates =
728 config->ext_fivr_settings.v1p05_enable_bitmap;
729
730 s_cfg->PchFivrExtV1p05RailSupportedVoltageStates =
731 config->ext_fivr_settings.v1p05_supported_voltage_bitmap;
732
733 s_cfg->PchFivrExtVnnRailEnabledStates =
734 config->ext_fivr_settings.vnn_enable_bitmap;
735
736 s_cfg->PchFivrExtVnnRailSupportedVoltageStates =
737 config->ext_fivr_settings.vnn_supported_voltage_bitmap;
738
739 s_cfg->PchFivrExtVnnRailSxEnabledStates =
Bora Guvendikfbf874f2021-10-18 14:17:41 -0700740 config->ext_fivr_settings.vnn_sx_enable_bitmap;
V Sowmya418d37e2021-06-21 08:47:17 +0530741
742 /* Convert the voltages to increments of 2.5mv */
743 s_cfg->PchFivrExtV1p05RailVoltage =
744 (config->ext_fivr_settings.v1p05_voltage_mv * 10) / 25;
745
746 s_cfg->PchFivrExtVnnRailVoltage =
747 (config->ext_fivr_settings.vnn_voltage_mv * 10) / 25;
748
749 s_cfg->PchFivrExtVnnRailSxVoltage =
750 (config->ext_fivr_settings.vnn_sx_voltage_mv * 10 / 25);
751
752 s_cfg->PchFivrExtV1p05RailIccMaximum =
753 config->ext_fivr_settings.v1p05_icc_max_ma;
754
755 s_cfg->PchFivrExtVnnRailIccMaximum =
756 config->ext_fivr_settings.vnn_icc_max_ma;
757}
758
Wisley Chend0cef2a2021-11-01 16:13:55 +0600759static void fill_fsps_fivr_rfi_params(FSP_S_CONFIG *s_cfg,
760 const struct soc_intel_alderlake_config *config)
761{
762 /* transform from Hz to 100 KHz */
763 s_cfg->FivrRfiFrequency = config->FivrRfiFrequency / (100 * KHz);
764 s_cfg->FivrSpreadSpectrum = config->FivrSpreadSpectrum;
765}
766
Wisley Chenc5103462021-11-04 18:12:58 +0600767static void fill_fsps_acoustic_params(FSP_S_CONFIG *s_cfg,
768 const struct soc_intel_alderlake_config *config)
769{
770 s_cfg->AcousticNoiseMitigation = config->AcousticNoiseMitigation;
771
772 if (s_cfg->AcousticNoiseMitigation) {
773 for (int i = 0; i < NUM_VR_DOMAINS; i++) {
774 s_cfg->FastPkgCRampDisable[i] = config->FastPkgCRampDisable[i];
775 s_cfg->SlowSlewRate[i] = config->SlowSlewRate[i];
776 }
777 }
778}
779
Subrata Banikb03cadf2021-06-09 22:19:04 +0530780static void soc_silicon_init_params(FSP_S_CONFIG *s_cfg,
781 struct soc_intel_alderlake_config *config)
782{
783 /* Override settings per board if required. */
784 mainboard_update_soc_chip_config(config);
785
V Sowmya6464c2a2021-06-25 10:20:25 +0530786 const void (*fill_fsps_params[])(FSP_S_CONFIG *s_cfg,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530787 const struct soc_intel_alderlake_config *config) = {
788 fill_fsps_lpss_params,
789 fill_fsps_cpu_params,
790 fill_fsps_igd_params,
791 fill_fsps_tcss_params,
792 fill_fsps_chipset_lockdown_params,
793 fill_fsps_xhci_params,
794 fill_fsps_xdci_params,
795 fill_fsps_uart_params,
796 fill_fsps_sata_params,
797 fill_fsps_thermal_params,
798 fill_fsps_lan_params,
799 fill_fsps_cnvi_params,
800 fill_fsps_vmd_params,
801 fill_fsps_thc_params,
802 fill_fsps_tbt_params,
803 fill_fsps_8254_params,
Michael Niewöhner0e905802021-09-25 00:10:30 +0200804 fill_fsps_pm_timer_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530805 fill_fsps_storage_params,
806 fill_fsps_pcie_params,
Tim Wawrzynczakf9440522021-12-16 15:07:15 -0700807 fill_fsps_cpu_pcie_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530808 fill_fsps_misc_power_params,
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600809 fill_fsps_irq_params,
V Sowmya418d37e2021-06-21 08:47:17 +0530810 fill_fsps_fivr_params,
Wisley Chend0cef2a2021-11-01 16:13:55 +0600811 fill_fsps_fivr_rfi_params,
Wisley Chenc5103462021-11-04 18:12:58 +0600812 fill_fsps_acoustic_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530813 };
814
815 for (size_t i = 0; i < ARRAY_SIZE(fill_fsps_params); i++)
816 fill_fsps_params[i](s_cfg, config);
817}
818
Subrata Banik6f1cb402021-06-09 22:11:12 +0530819/* UPD parameters to be initialized before SiliconInit */
820void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
821{
822 struct soc_intel_alderlake_config *config;
Subrata Banikc0983c92021-06-15 13:02:01 +0530823 FSP_S_CONFIG *s_cfg = &supd->FspsConfig;
Subrata Banik6f1cb402021-06-09 22:11:12 +0530824
825 config = config_of_soc();
Subrata Banikc0983c92021-06-15 13:02:01 +0530826 soc_silicon_init_params(s_cfg, config);
827 mainboard_silicon_init_params(s_cfg);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530828}
829
Subrata Banik2871e0e2020-09-27 11:30:58 +0530830/*
831 * Callbacks for SoC/Mainboard specific overrides for FspMultiPhaseSiInit
832 * This platform supports below MultiPhaseSIInit Phase(s):
833 * Phase | FSP return point | Purpose
834 * ------- + ------------------------------------------------ + -------------------------------
835 * 1 | After TCSS initialization completed | for TCSS specific init
836 */
837void platform_fsp_multi_phase_init_cb(uint32_t phase_index)
838{
839 switch (phase_index) {
840 case 1:
841 /* TCSS specific initialization here */
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530842 printk(BIOS_DEBUG, "FSP MultiPhaseSiInit %s/%s called\n",
843 __FILE__, __func__);
844
845 if (CONFIG(SOC_INTEL_COMMON_BLOCK_TCSS)) {
846 const config_t *config = config_of_soc();
847 tcss_configure(config->typec_aux_bias_pads);
848 }
Subrata Banik2871e0e2020-09-27 11:30:58 +0530849 break;
850 default:
851 break;
852 }
853}
854
855/* Mainboard GPIO Configuration */
Subrata Banikc0983c92021-06-15 13:02:01 +0530856__weak void mainboard_silicon_init_params(FSP_S_CONFIG *s_cfg)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530857{
858 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
859}