blob: 6e90cf17f8deecc02dfd668ea43f2de9329c2fcf [file] [log] [blame]
Subrata Banik2871e0e2020-09-27 11:30:58 +05301/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <assert.h>
Subrata Banik99289a82020-12-22 10:54:44 +05304#include <cbfs.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +05305#include <console/console.h>
Subrata Banik7b523a42021-09-22 16:46:16 +05306#include <cpu/intel/microcode.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +05307#include <device/device.h>
8#include <device/pci.h>
V Sowmya458708f2021-07-09 22:11:04 +05309#include <device/pci_ids.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053010#include <fsp/api.h>
11#include <fsp/ppi/mp_service_ppi.h>
12#include <fsp/util.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010013#include <option.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060014#include <intelblocks/irq.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053015#include <intelblocks/lpss.h>
Tim Wawrzynczakab0e0812021-09-21 10:28:16 -060016#include <intelblocks/pmclib.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053017#include <intelblocks/xdci.h>
18#include <intelpch/lockdown.h>
Deepti Deshatty8e7facf2021-05-12 17:45:37 +053019#include <intelblocks/tcss.h>
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -060020#include <soc/cpu.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053021#include <soc/gpio_soc_defs.h>
22#include <soc/intel/common/vbt.h>
23#include <soc/pci_devs.h>
Eric Lai5b302b22020-12-05 16:49:43 +080024#include <soc/pcie.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053025#include <soc/ramstage.h>
26#include <soc/soc_chip.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060027#include <stdlib.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053028#include <string.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010029#include <types.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053030
31/* THC assignment definition */
32#define THC_NONE 0
33#define THC_0 1
34#define THC_1 2
35
36/* SATA DEVSLP idle timeout default values */
37#define DEF_DMVAL 15
38#define DEF_DITOVAL 625
39
V Sowmya458708f2021-07-09 22:11:04 +053040/* VccIn Aux Imon IccMax values in mA */
41#define MILLIAMPS_TO_AMPS 1000
42#define ICC_MAX_ID_ADL_P_3_MA 34250
43#define ICC_MAX_ID_ADL_P_5_MA 32000
Tracy Wu697d6a82021-09-27 16:48:32 +080044#define ICC_MAX_ID_ADL_P_6_MA 32000
V Sowmya458708f2021-07-09 22:11:04 +053045#define ICC_MAX_ID_ADL_P_7_MA 32000
46
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060047/*
48 * ME End of Post configuration
49 * 0 - Disable EOP.
50 * 1 - Send in PEI (Applicable for FSP in API mode)
51 * 2 - Send in DXE (Not applicable for FSP in API mode)
52 */
53enum fsp_end_of_post {
54 EOP_DISABLE = 0,
55 EOP_PEI = 1,
56 EOP_DXE = 2,
57};
58
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060059static const struct slot_irq_constraints irq_constraints[] = {
60 {
61 .slot = SA_DEV_SLOT_IGD,
62 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060063 /* INTERRUPT_PIN is RO/0x01 */
64 FIXED_INT_ANY_PIRQ(SA_DEVFN_IGD, PCI_INT_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060065 },
66 },
67 {
68 .slot = SA_DEV_SLOT_DPTF,
69 .fns = {
70 ANY_PIRQ(SA_DEVFN_DPTF),
71 },
72 },
73 {
74 .slot = SA_DEV_SLOT_IPU,
75 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060076 /* INTERRUPT_PIN is RO/0x01, and INTERRUPT_LINE is RW,
77 but S0ix fails when not set to 16 (b/193434192) */
78 FIXED_INT_PIRQ(SA_DEVFN_IPU, PCI_INT_A, PIRQ_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060079 },
80 },
81 {
82 .slot = SA_DEV_SLOT_CPU_6,
83 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060084 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_0, PCI_INT_A, PIRQ_A),
85 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_2, PCI_INT_C, PIRQ_C),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060086 },
87 },
88 {
89 .slot = SA_DEV_SLOT_TBT,
90 .fns = {
91 ANY_PIRQ(SA_DEVFN_TBT0),
92 ANY_PIRQ(SA_DEVFN_TBT1),
93 ANY_PIRQ(SA_DEVFN_TBT2),
94 ANY_PIRQ(SA_DEVFN_TBT3),
95 },
96 },
97 {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060098 .slot = SA_DEV_SLOT_GNA,
99 .fns = {
100 /* INTERRUPT_PIN is RO/0x01 */
101 FIXED_INT_ANY_PIRQ(SA_DEVFN_GNA, PCI_INT_A),
102 },
103 },
104 {
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600105 .slot = SA_DEV_SLOT_TCSS,
106 .fns = {
107 ANY_PIRQ(SA_DEVFN_TCSS_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600108 ANY_PIRQ(SA_DEVFN_TCSS_XDCI),
109 },
110 },
111 {
112 .slot = PCH_DEV_SLOT_SIO0,
113 .fns = {
114 DIRECT_IRQ(PCH_DEVFN_I2C6),
115 DIRECT_IRQ(PCH_DEVFN_I2C7),
116 ANY_PIRQ(PCH_DEVFN_THC0),
117 ANY_PIRQ(PCH_DEVFN_THC1),
118 },
119 },
120 {
121 .slot = PCH_DEV_SLOT_SIO6,
122 .fns = {
123 DIRECT_IRQ(PCH_DEVFN_UART3),
124 DIRECT_IRQ(PCH_DEVFN_UART4),
125 DIRECT_IRQ(PCH_DEVFN_UART5),
126 DIRECT_IRQ(PCH_DEVFN_UART6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600127 },
128 },
129 {
130 .slot = PCH_DEV_SLOT_ISH,
131 .fns = {
132 DIRECT_IRQ(PCH_DEVFN_ISH),
133 DIRECT_IRQ(PCH_DEVFN_GSPI2),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600134 ANY_PIRQ(PCH_DEVFN_UFS),
135 },
136 },
137 {
138 .slot = PCH_DEV_SLOT_SIO2,
139 .fns = {
140 DIRECT_IRQ(PCH_DEVFN_GSPI3),
141 DIRECT_IRQ(PCH_DEVFN_GSPI4),
142 DIRECT_IRQ(PCH_DEVFN_GSPI5),
143 DIRECT_IRQ(PCH_DEVFN_GSPI6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600144 },
145 },
146 {
147 .slot = PCH_DEV_SLOT_XHCI,
148 .fns = {
149 ANY_PIRQ(PCH_DEVFN_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600150 DIRECT_IRQ(PCH_DEVFN_USBOTG),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600151 ANY_PIRQ(PCH_DEVFN_CNVI_WIFI),
152 },
153 },
154 {
155 .slot = PCH_DEV_SLOT_SIO3,
156 .fns = {
157 DIRECT_IRQ(PCH_DEVFN_I2C0),
158 DIRECT_IRQ(PCH_DEVFN_I2C1),
159 DIRECT_IRQ(PCH_DEVFN_I2C2),
160 DIRECT_IRQ(PCH_DEVFN_I2C3),
161 },
162 },
163 {
164 .slot = PCH_DEV_SLOT_CSE,
165 .fns = {
166 ANY_PIRQ(PCH_DEVFN_CSE),
167 ANY_PIRQ(PCH_DEVFN_CSE_2),
168 ANY_PIRQ(PCH_DEVFN_CSE_IDER),
169 ANY_PIRQ(PCH_DEVFN_CSE_KT),
170 ANY_PIRQ(PCH_DEVFN_CSE_3),
171 ANY_PIRQ(PCH_DEVFN_CSE_4),
172 },
173 },
174 {
175 .slot = PCH_DEV_SLOT_SATA,
176 .fns = {
177 ANY_PIRQ(PCH_DEVFN_SATA),
178 },
179 },
180 {
181 .slot = PCH_DEV_SLOT_SIO4,
182 .fns = {
183 DIRECT_IRQ(PCH_DEVFN_I2C4),
184 DIRECT_IRQ(PCH_DEVFN_I2C5),
185 DIRECT_IRQ(PCH_DEVFN_UART2),
186 },
187 },
188 {
189 .slot = PCH_DEV_SLOT_PCIE,
190 .fns = {
191 FIXED_INT_PIRQ(PCH_DEVFN_PCIE1, PCI_INT_A, PIRQ_A),
192 FIXED_INT_PIRQ(PCH_DEVFN_PCIE2, PCI_INT_B, PIRQ_B),
193 FIXED_INT_PIRQ(PCH_DEVFN_PCIE3, PCI_INT_C, PIRQ_C),
194 FIXED_INT_PIRQ(PCH_DEVFN_PCIE4, PCI_INT_D, PIRQ_D),
195 FIXED_INT_PIRQ(PCH_DEVFN_PCIE5, PCI_INT_A, PIRQ_A),
196 FIXED_INT_PIRQ(PCH_DEVFN_PCIE6, PCI_INT_B, PIRQ_B),
197 FIXED_INT_PIRQ(PCH_DEVFN_PCIE7, PCI_INT_C, PIRQ_C),
198 FIXED_INT_PIRQ(PCH_DEVFN_PCIE8, PCI_INT_D, PIRQ_D),
199 },
200 },
201 {
202 .slot = PCH_DEV_SLOT_PCIE_1,
203 .fns = {
204 FIXED_INT_PIRQ(PCH_DEVFN_PCIE9, PCI_INT_A, PIRQ_A),
205 FIXED_INT_PIRQ(PCH_DEVFN_PCIE10, PCI_INT_B, PIRQ_B),
206 FIXED_INT_PIRQ(PCH_DEVFN_PCIE11, PCI_INT_C, PIRQ_C),
207 FIXED_INT_PIRQ(PCH_DEVFN_PCIE12, PCI_INT_D, PIRQ_D),
208 },
209 },
210 {
211 .slot = PCH_DEV_SLOT_SIO5,
212 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600213 /* UART0 shares an interrupt line with TSN0, so must use
214 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600215 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART0, PCI_INT_A),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600216 /* UART1 shares an interrupt line with TSN1, so must use
217 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600218 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART1, PCI_INT_B),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600219 DIRECT_IRQ(PCH_DEVFN_GSPI0),
220 DIRECT_IRQ(PCH_DEVFN_GSPI1),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600221 },
222 },
223 {
224 .slot = PCH_DEV_SLOT_ESPI,
225 .fns = {
226 ANY_PIRQ(PCH_DEVFN_HDA),
227 ANY_PIRQ(PCH_DEVFN_SMBUS),
228 ANY_PIRQ(PCH_DEVFN_GBE),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600229 /* INTERRUPT_PIN is RO/0x01 */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600230 FIXED_INT_ANY_PIRQ(PCH_DEVFN_TRACEHUB, PCI_INT_A),
231 },
232 },
233};
234
235static const SI_PCH_DEVICE_INTERRUPT_CONFIG *pci_irq_to_fsp(size_t *out_count)
236{
237 const struct pci_irq_entry *entry = get_cached_pci_irqs();
238 SI_PCH_DEVICE_INTERRUPT_CONFIG *config;
239 size_t pch_total = 0;
240 size_t cfg_count = 0;
241
242 if (!entry)
243 return NULL;
244
245 /* Count PCH devices */
246 while (entry) {
247 if (PCI_SLOT(entry->devfn) >= MIN_PCH_SLOT)
248 ++pch_total;
249 entry = entry->next;
250 }
251
252 /* Convert PCH device entries to FSP format */
253 config = calloc(pch_total, sizeof(*config));
254 entry = get_cached_pci_irqs();
255 while (entry) {
256 if (PCI_SLOT(entry->devfn) < MIN_PCH_SLOT) {
257 entry = entry->next;
258 continue;
259 }
260
261 config[cfg_count].Device = PCI_SLOT(entry->devfn);
262 config[cfg_count].Function = PCI_FUNC(entry->devfn);
263 config[cfg_count].IntX = (SI_PCH_INT_PIN)entry->pin;
264 config[cfg_count].Irq = entry->irq;
265 ++cfg_count;
266
267 entry = entry->next;
268 }
269
270 *out_count = cfg_count;
271
272 return config;
273}
274
Subrata Banik2871e0e2020-09-27 11:30:58 +0530275/*
276 * Chip config parameter PcieRpL1Substates uses (UPD value + 1)
277 * because UPD value of 0 for PcieRpL1Substates means disabled for FSP.
278 * In order to ensure that mainboard setting does not disable L1 substates
279 * incorrectly, chip config parameter values are offset by 1 with 0 meaning
280 * use FSP UPD default. get_l1_substate_control() ensures that the right UPD
281 * value is set in fsp_params.
282 * 0: Use FSP UPD default
283 * 1: Disable L1 substates
284 * 2: Use L1.1
285 * 3: Use L1.2 (FSP UPD default)
286 */
287static int get_l1_substate_control(enum L1_substates_control ctl)
288{
289 if ((ctl > L1_SS_L1_2) || (ctl == L1_SS_FSP_DEFAULT))
290 ctl = L1_SS_L1_2;
291 return ctl - 1;
292}
293
V Sowmya458708f2021-07-09 22:11:04 +0530294/* This function returns the VccIn Aux Imon IccMax values for ADL-P SKU's */
295static uint16_t get_vccin_aux_imon_iccmax(void)
296{
297 uint16_t mch_id = 0;
298
299 if (!mch_id) {
300 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
301 mch_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
302 }
303
304 switch (mch_id) {
305 case PCI_DEVICE_ID_INTEL_ADL_P_ID_3:
306 return ICC_MAX_ID_ADL_P_3_MA;
307 case PCI_DEVICE_ID_INTEL_ADL_P_ID_5:
308 return ICC_MAX_ID_ADL_P_5_MA;
Tracy Wu697d6a82021-09-27 16:48:32 +0800309 case PCI_DEVICE_ID_INTEL_ADL_P_ID_6:
310 return ICC_MAX_ID_ADL_P_6_MA;
V Sowmya458708f2021-07-09 22:11:04 +0530311 case PCI_DEVICE_ID_INTEL_ADL_P_ID_7:
312 return ICC_MAX_ID_ADL_P_7_MA;
313 default:
314 printk(BIOS_ERR, "Unknown MCH ID: 0x%4x, skipping VccInAuxImonIccMax config\n",
315 mch_id);
316 return 0;
317 }
318}
319
Subrata Banikb03cadf2021-06-09 22:19:04 +0530320__weak void mainboard_update_soc_chip_config(struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530321{
Subrata Banikb03cadf2021-06-09 22:19:04 +0530322 /* Override settings per board. */
323}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530324
Subrata Banikb03cadf2021-06-09 22:19:04 +0530325static void fill_fsps_lpss_params(FSP_S_CONFIG *s_cfg,
326 const struct soc_intel_alderlake_config *config)
327{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530328 for (int i = 0; i < CONFIG_SOC_INTEL_I2C_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530329 s_cfg->SerialIoI2cMode[i] = config->SerialIoI2cMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530330
331 for (int i = 0; i < CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX; i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530332 s_cfg->SerialIoSpiMode[i] = config->SerialIoGSpiMode[i];
333 s_cfg->SerialIoSpiCsMode[i] = config->SerialIoGSpiCsMode[i];
334 s_cfg->SerialIoSpiCsState[i] = config->SerialIoGSpiCsState[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530335 }
336
337 for (int i = 0; i < CONFIG_SOC_INTEL_UART_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530338 s_cfg->SerialIoUartMode[i] = config->SerialIoUartMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530339}
340
Subrata Banikb03cadf2021-06-09 22:19:04 +0530341static void fill_fsps_cpu_params(FSP_S_CONFIG *s_cfg,
342 const struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530343{
Subrata Banik99289a82020-12-22 10:54:44 +0530344 const struct microcode *microcode_file;
345 size_t microcode_len;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530346
Subrata Banikb03cadf2021-06-09 22:19:04 +0530347 /* Locate microcode and pass to FSP-S for 2nd microcode loading */
Subrata Banik7b523a42021-09-22 16:46:16 +0530348 microcode_file = intel_microcode_find();
Subrata Banik99289a82020-12-22 10:54:44 +0530349
Selma Bensaid291294d2021-10-11 16:37:36 -0700350 if (microcode_file != NULL) {
351 microcode_len = get_microcode_size(microcode_file);
352 if (microcode_len != 0) {
353 /* Update CPU Microcode patch base address/size */
354 s_cfg->MicrocodeRegionBase = (uint32_t)(uintptr_t)microcode_file;
355 s_cfg->MicrocodeRegionSize = (uint32_t)microcode_len;
356 }
Subrata Banik99289a82020-12-22 10:54:44 +0530357 }
358
Subrata Banikb03cadf2021-06-09 22:19:04 +0530359 /* Use coreboot MP PPI services if Kconfig is enabled */
360 if (CONFIG(USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI))
361 s_cfg->CpuMpPpi = (uintptr_t) mp_fill_ppi_services_data();
362}
363
364static void fill_fsps_igd_params(FSP_S_CONFIG *s_cfg,
365 const struct soc_intel_alderlake_config *config)
366{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530367 /* Load VBT before devicetree-specific config. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530368 s_cfg->GraphicsConfigPtr = (uintptr_t)vbt_get();
Subrata Banik2871e0e2020-09-27 11:30:58 +0530369
370 /* Check if IGD is present and fill Graphics init param accordingly */
Subrata Banikc0983c92021-06-15 13:02:01 +0530371 s_cfg->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_devfn_enabled(SA_DEVFN_IGD);
372 s_cfg->LidStatus = CONFIG(RUN_FSP_GOP);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530373}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530374
Subrata Banikb03cadf2021-06-09 22:19:04 +0530375static void fill_fsps_tcss_params(FSP_S_CONFIG *s_cfg,
376 const struct soc_intel_alderlake_config *config)
377{
Furquan Shaikheafca1f2021-09-22 13:59:39 -0700378 const struct device *tcss_port_arr[] = {
379 DEV_PTR(tcss_usb3_port1),
380 DEV_PTR(tcss_usb3_port2),
381 DEV_PTR(tcss_usb3_port3),
382 DEV_PTR(tcss_usb3_port4),
383 };
384
Subrata Banikc0983c92021-06-15 13:02:01 +0530385 s_cfg->TcssAuxOri = config->TcssAuxOri;
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530386
387 /* Explicitly clear this field to avoid using defaults */
Subrata Banikc0983c92021-06-15 13:02:01 +0530388 memset(s_cfg->IomTypeCPortPadCfg, 0, sizeof(s_cfg->IomTypeCPortPadCfg));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530389
390 /*
391 * Set FSPS UPD ITbtConnectTopologyTimeoutInMs with value 0. FSP will
392 * evaluate this UPD value and skip sending command. There will be no
393 * delay for command completion.
394 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530395 s_cfg->ITbtConnectTopologyTimeoutInMs = 0;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530396
Subrata Banikb03cadf2021-06-09 22:19:04 +0530397 /* D3Hot and D3Cold for TCSS */
398 s_cfg->D3HotEnable = !config->TcssD3HotDisable;
399 s_cfg->D3ColdEnable = !config->TcssD3ColdDisable;
Bernardo Perez Priego421ce562021-06-09 09:40:31 -0700400
401 s_cfg->UsbTcPortEn = 0;
402 for (int i = 0; i < MAX_TYPE_C_PORTS; i++) {
Furquan Shaikheafca1f2021-09-22 13:59:39 -0700403 if (is_dev_enabled(tcss_port_arr[i]))
Bernardo Perez Priego421ce562021-06-09 09:40:31 -0700404 s_cfg->UsbTcPortEn |= BIT(i);
405 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530406}
407
408static void fill_fsps_chipset_lockdown_params(FSP_S_CONFIG *s_cfg,
409 const struct soc_intel_alderlake_config *config)
410{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530411 /* Chipset Lockdown */
Felix Singerf9d7dc72021-05-03 02:33:15 +0200412 const bool lockdown_by_fsp = get_lockdown_config() == CHIPSET_LOCKDOWN_FSP;
413 s_cfg->PchLockDownGlobalSmi = lockdown_by_fsp;
414 s_cfg->PchLockDownBiosInterface = lockdown_by_fsp;
415 s_cfg->PchUnlockGpioPads = !lockdown_by_fsp;
416 s_cfg->RtcMemoryLock = lockdown_by_fsp;
Tim Wawrzynczak091dfa12021-08-24 09:32:09 -0600417 s_cfg->SkipPamLock = !lockdown_by_fsp;
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600418
419 /* coreboot will send EOP before loading payload */
420 s_cfg->EndOfPostMessage = EOP_DISABLE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530421}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530422
Subrata Banikb03cadf2021-06-09 22:19:04 +0530423static void fill_fsps_xhci_params(FSP_S_CONFIG *s_cfg,
424 const struct soc_intel_alderlake_config *config)
425{
426 int i;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530427 /* USB */
428 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530429 s_cfg->PortUsb20Enable[i] = config->usb2_ports[i].enable;
430 s_cfg->Usb2PhyPetxiset[i] = config->usb2_ports[i].pre_emp_bias;
431 s_cfg->Usb2PhyTxiset[i] = config->usb2_ports[i].tx_bias;
432 s_cfg->Usb2PhyPredeemp[i] = config->usb2_ports[i].tx_emp_enable;
433 s_cfg->Usb2PhyPehalfbit[i] = config->usb2_ports[i].pre_emp_bit;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530434
435 if (config->usb2_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530436 s_cfg->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530437 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530438 s_cfg->Usb2OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530439 }
440
441 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530442 s_cfg->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530443 if (config->usb3_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530444 s_cfg->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530445 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530446 s_cfg->Usb3OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530447
448 if (config->usb3_ports[i].tx_de_emp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530449 s_cfg->Usb3HsioTxDeEmphEnable[i] = 1;
450 s_cfg->Usb3HsioTxDeEmph[i] = config->usb3_ports[i].tx_de_emp;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530451 }
452 if (config->usb3_ports[i].tx_downscale_amp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530453 s_cfg->Usb3HsioTxDownscaleAmpEnable[i] = 1;
454 s_cfg->Usb3HsioTxDownscaleAmp[i] =
Subrata Banik2871e0e2020-09-27 11:30:58 +0530455 config->usb3_ports[i].tx_downscale_amp;
456 }
457 }
458
Maulik V Vaghela69353502021-04-14 14:01:02 +0530459 for (i = 0; i < ARRAY_SIZE(config->tcss_ports); i++) {
460 if (config->tcss_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530461 s_cfg->CpuUsb3OverCurrentPin[i] = config->tcss_ports[i].ocpin;
Maulik V Vaghela69353502021-04-14 14:01:02 +0530462 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530463}
Maulik V Vaghela69353502021-04-14 14:01:02 +0530464
Subrata Banikb03cadf2021-06-09 22:19:04 +0530465static void fill_fsps_xdci_params(FSP_S_CONFIG *s_cfg,
466 const struct soc_intel_alderlake_config *config)
467{
Angel Ponsc7cfe0b2021-06-23 12:39:22 +0200468 s_cfg->XdciEnable = xdci_can_enable(PCH_DEVFN_USBOTG);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530469}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530470
Subrata Banikb03cadf2021-06-09 22:19:04 +0530471static void fill_fsps_uart_params(FSP_S_CONFIG *s_cfg,
472 const struct soc_intel_alderlake_config *config)
473{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530474 /* PCH UART selection for FSP Debug */
Subrata Banikc0983c92021-06-15 13:02:01 +0530475 s_cfg->SerialIoDebugUartNumber = CONFIG_UART_FOR_CONSOLE;
476 ASSERT(ARRAY_SIZE(s_cfg->SerialIoUartAutoFlow) > CONFIG_UART_FOR_CONSOLE);
477 s_cfg->SerialIoUartAutoFlow[CONFIG_UART_FOR_CONSOLE] = 0;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530478}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530479
Subrata Banikb03cadf2021-06-09 22:19:04 +0530480static void fill_fsps_sata_params(FSP_S_CONFIG *s_cfg,
481 const struct soc_intel_alderlake_config *config)
482{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530483 /* SATA */
Subrata Banikc0983c92021-06-15 13:02:01 +0530484 s_cfg->SataEnable = is_devfn_enabled(PCH_DEVFN_SATA);
485 if (s_cfg->SataEnable) {
486 s_cfg->SataMode = config->SataMode;
487 s_cfg->SataSalpSupport = config->SataSalpSupport;
488 memcpy(s_cfg->SataPortsEnable, config->SataPortsEnable,
489 sizeof(s_cfg->SataPortsEnable));
490 memcpy(s_cfg->SataPortsDevSlp, config->SataPortsDevSlp,
491 sizeof(s_cfg->SataPortsDevSlp));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530492 }
493
494 /*
Subrata Banikb03cadf2021-06-09 22:19:04 +0530495 * Power Optimizer for SATA.
496 * SataPwrOptimizeDisable is default to 0.
Subrata Banik2871e0e2020-09-27 11:30:58 +0530497 * Boards not needing the optimizers explicitly disables them by setting
498 * these disable variables to 1 in devicetree overrides.
499 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530500 s_cfg->SataPwrOptEnable = !(config->SataPwrOptimizeDisable);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530501 /*
502 * Enable DEVSLP Idle Timeout settings DmVal and DitoVal.
503 * SataPortsDmVal is the DITO multiplier. Default is 15.
504 * SataPortsDitoVal is the DEVSLP Idle Timeout (DITO), Default is 625ms.
505 * The default values can be changed from devicetree.
506 */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530507 for (size_t i = 0; i < ARRAY_SIZE(config->SataPortsEnableDitoConfig); i++) {
Subrata Banik2871e0e2020-09-27 11:30:58 +0530508 if (config->SataPortsEnableDitoConfig[i]) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530509 s_cfg->SataPortsDmVal[i] = config->SataPortsDmVal[i];
510 s_cfg->SataPortsDitoVal[i] = config->SataPortsDitoVal[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530511 }
512 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530513}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530514
Subrata Banikb03cadf2021-06-09 22:19:04 +0530515static void fill_fsps_thermal_params(FSP_S_CONFIG *s_cfg,
516 const struct soc_intel_alderlake_config *config)
517{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530518 /* Enable TCPU for processor thermal control */
Subrata Banikc0983c92021-06-15 13:02:01 +0530519 s_cfg->Device4Enable = is_devfn_enabled(SA_DEVFN_DPTF);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530520
521 /* Set TccActivationOffset */
Subrata Banikc0983c92021-06-15 13:02:01 +0530522 s_cfg->TccActivationOffset = config->tcc_offset;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530523}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530524
Subrata Banikb03cadf2021-06-09 22:19:04 +0530525static void fill_fsps_lan_params(FSP_S_CONFIG *s_cfg,
526 const struct soc_intel_alderlake_config *config)
527{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530528 /* LAN */
Subrata Banikc0983c92021-06-15 13:02:01 +0530529 s_cfg->PchLanEnable = is_devfn_enabled(PCH_DEVFN_GBE);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530530}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530531
Subrata Banikb03cadf2021-06-09 22:19:04 +0530532static void fill_fsps_cnvi_params(FSP_S_CONFIG *s_cfg,
533 const struct soc_intel_alderlake_config *config)
534{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530535 /* CNVi */
Subrata Banikc0983c92021-06-15 13:02:01 +0530536 s_cfg->CnviMode = is_devfn_enabled(PCH_DEVFN_CNVI_WIFI);
537 s_cfg->CnviBtCore = config->CnviBtCore;
538 s_cfg->CnviBtAudioOffload = config->CnviBtAudioOffload;
Cliff Huangbc1941f2021-02-10 17:41:41 -0800539 /* Assert if CNVi BT is enabled without CNVi being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530540 assert(s_cfg->CnviMode || !s_cfg->CnviBtCore);
Cliff Huangbc1941f2021-02-10 17:41:41 -0800541 /* Assert if CNVi BT offload is enabled without CNVi BT being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530542 assert(s_cfg->CnviBtCore || !s_cfg->CnviBtAudioOffload);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530543}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530544
Subrata Banikb03cadf2021-06-09 22:19:04 +0530545static void fill_fsps_vmd_params(FSP_S_CONFIG *s_cfg,
546 const struct soc_intel_alderlake_config *config)
547{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530548 /* VMD */
Subrata Banikc0983c92021-06-15 13:02:01 +0530549 s_cfg->VmdEnable = is_devfn_enabled(SA_DEVFN_VMD);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530550}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530551
Subrata Banikb03cadf2021-06-09 22:19:04 +0530552static void fill_fsps_thc_params(FSP_S_CONFIG *s_cfg,
553 const struct soc_intel_alderlake_config *config)
554{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530555 /* THC */
Subrata Banikc0983c92021-06-15 13:02:01 +0530556 s_cfg->ThcPort0Assignment = is_devfn_enabled(PCH_DEVFN_THC0) ? THC_0 : THC_NONE;
557 s_cfg->ThcPort1Assignment = is_devfn_enabled(PCH_DEVFN_THC1) ? THC_1 : THC_NONE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530558}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530559
Subrata Banikb03cadf2021-06-09 22:19:04 +0530560static void fill_fsps_tbt_params(FSP_S_CONFIG *s_cfg,
561 const struct soc_intel_alderlake_config *config)
562{
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700563 /* USB4/TBT */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530564 for (int i = 0; i < ARRAY_SIZE(s_cfg->ITbtPcieRootPortEn); i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530565 s_cfg->ITbtPcieRootPortEn[i] = is_devfn_enabled(SA_DEVFN_TBT(i));
Subrata Banikb03cadf2021-06-09 22:19:04 +0530566}
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700567
Subrata Banikb03cadf2021-06-09 22:19:04 +0530568static void fill_fsps_8254_params(FSP_S_CONFIG *s_cfg,
569 const struct soc_intel_alderlake_config *config)
570{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530571 /* Legacy 8254 timer support */
Sean Rhodesbc35bed2021-07-13 13:36:28 +0100572 bool use_8254 = get_uint_option("legacy_8254_timer", CONFIG(USE_LEGACY_8254_TIMER));
573 s_cfg->Enable8254ClockGating = !use_8254;
574 s_cfg->Enable8254ClockGatingOnS3 = !use_8254;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530575}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530576
Michael Niewöhner0e905802021-09-25 00:10:30 +0200577static void fill_fsps_pm_timer_params(FSP_S_CONFIG *s_cfg,
578 const struct soc_intel_alderlake_config *config)
579{
580 /*
581 * Legacy PM ACPI Timer (and TCO Timer)
582 * This *must* be 1 in any case to keep FSP from
583 * 1) enabling PM ACPI Timer emulation in uCode.
584 * 2) disabling the PM ACPI Timer.
585 * We handle both by ourself!
586 */
587 s_cfg->EnableTcoTimer = 1;
588}
589
Subrata Banikb03cadf2021-06-09 22:19:04 +0530590static void fill_fsps_storage_params(FSP_S_CONFIG *s_cfg,
591 const struct soc_intel_alderlake_config *config)
592{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530593 /* Enable Hybrid storage auto detection */
Subrata Banikc0983c92021-06-15 13:02:01 +0530594 s_cfg->HybridStorageMode = config->HybridStorageMode;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530595}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530596
Subrata Banikb03cadf2021-06-09 22:19:04 +0530597static void fill_fsps_pcie_params(FSP_S_CONFIG *s_cfg,
598 const struct soc_intel_alderlake_config *config)
599{
600 uint32_t enable_mask = pcie_rp_enable_mask(get_pch_pcie_rp_table());
601 for (int i = 0; i < CONFIG_MAX_PCH_ROOT_PORTS; i++) {
Eric Lai5b302b22020-12-05 16:49:43 +0800602 if (!(enable_mask & BIT(i)))
603 continue;
604 const struct pcie_rp_config *rp_cfg = &config->pch_pcie_rp[i];
Subrata Banikc0983c92021-06-15 13:02:01 +0530605 s_cfg->PcieRpL1Substates[i] =
Eric Lai5b302b22020-12-05 16:49:43 +0800606 get_l1_substate_control(rp_cfg->PcieRpL1Substates);
Subrata Banikc0983c92021-06-15 13:02:01 +0530607 s_cfg->PcieRpLtrEnable[i] = !!(rp_cfg->flags & PCIE_RP_LTR);
608 s_cfg->PcieRpAdvancedErrorReporting[i] = !!(rp_cfg->flags & PCIE_RP_AER);
609 s_cfg->PcieRpHotPlug[i] = !!(rp_cfg->flags & PCIE_RP_HOTPLUG);
610 s_cfg->PcieRpClkReqDetect[i] = !!(rp_cfg->flags & PCIE_RP_CLK_REQ_DETECT);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530611 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530612}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530613
Subrata Banikb03cadf2021-06-09 22:19:04 +0530614static void fill_fsps_misc_power_params(FSP_S_CONFIG *s_cfg,
615 const struct soc_intel_alderlake_config *config)
616{
Subrata Banikd6da4ef2021-10-07 00:39:31 +0530617 /* Skip setting D0I3 bit for all HECI devices */
618 s_cfg->DisableD0I3SettingForHeci = 1;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530619 /*
620 * Power Optimizer for DMI
621 * DmiPwrOptimizeDisable is default to 0.
622 * Boards not needing the optimizers explicitly disables them by setting
623 * these disable variables to 1 in devicetree overrides.
624 */
625 s_cfg->PchPwrOptEnable = !(config->DmiPwrOptimizeDisable);
Subrata Banikc0983c92021-06-15 13:02:01 +0530626 s_cfg->PmSupport = 1;
627 s_cfg->Hwp = 1;
628 s_cfg->Cx = 1;
629 s_cfg->PsOnEnable = 1;
V Sowmya844dcb32021-06-21 10:03:53 +0530630 /* Enable the energy efficient turbo mode */
631 s_cfg->EnergyEfficientTurbo = 1;
V Sowmyaaf429062021-06-21 10:23:33 +0530632 s_cfg->PkgCStateLimit = LIMIT_AUTO;
V Sowmya458708f2021-07-09 22:11:04 +0530633
634 /* VccIn Aux Imon IccMax. Values are in 1/4 Amp increments and range is 0-512. */
635 s_cfg->VccInAuxImonIccImax = get_vccin_aux_imon_iccmax() * 4 / MILLIAMPS_TO_AMPS;
V Sowmyac6d71662021-07-15 08:11:08 +0530636
637 /* VrConfig Settings for IA and GT domains */
638 for (size_t i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
639 fill_vr_domain_config(s_cfg, i, &config->domain_vr_config[i]);
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -0600640
641 s_cfg->LpmStateEnableMask = get_supported_lpm_mask();
Tim Wawrzynczakab0e0812021-09-21 10:28:16 -0600642
643 /* Apply minimum assertion width settings */
644 if (config->pch_slp_s3_min_assertion_width == SLP_S3_ASSERTION_DEFAULT)
645 s_cfg->PchPmSlpS3MinAssert = SLP_S3_ASSERTION_50_MS;
646 else
647 s_cfg->PchPmSlpS3MinAssert = config->pch_slp_s3_min_assertion_width;
648
649 if (config->pch_slp_s4_min_assertion_width == SLP_S4_ASSERTION_DEFAULT)
650 s_cfg->PchPmSlpS4MinAssert = SLP_S4_ASSERTION_1S;
651 else
652 s_cfg->PchPmSlpS4MinAssert = config->pch_slp_s4_min_assertion_width;
653
654 if (config->pch_slp_sus_min_assertion_width == SLP_SUS_ASSERTION_DEFAULT)
655 s_cfg->PchPmSlpSusMinAssert = SLP_SUS_ASSERTION_4_S;
656 else
657 s_cfg->PchPmSlpSusMinAssert = config->pch_slp_sus_min_assertion_width;
658
659 if (config->pch_slp_a_min_assertion_width == SLP_A_ASSERTION_DEFAULT)
660 s_cfg->PchPmSlpAMinAssert = SLP_A_ASSERTION_2_S;
661 else
662 s_cfg->PchPmSlpAMinAssert = config->pch_slp_a_min_assertion_width;
663
664 unsigned int power_cycle_duration = config->pch_reset_power_cycle_duration;
665 if (power_cycle_duration == POWER_CYCLE_DURATION_DEFAULT)
666 power_cycle_duration = POWER_CYCLE_DURATION_4S;
667
668 s_cfg->PchPmPwrCycDur = get_pm_pwr_cyc_dur(s_cfg->PchPmSlpS4MinAssert,
669 s_cfg->PchPmSlpS3MinAssert,
670 s_cfg->PchPmSlpAMinAssert,
671 power_cycle_duration);
Ryan Lin4a48dbe2021-09-28 15:59:34 +0800672
673 /* Set PsysPmax if it is available from DT */
674 if (config->PsysPmax) {
675 printk(BIOS_DEBUG, "PsysPmax = %dW\n", config->PsysPmax);
676 /* PsysPmax is in unit of 1/8 Watt */
677 s_cfg->PsysPmax = config->PsysPmax * 8;
678 }
Subrata Banik6f1cb402021-06-09 22:11:12 +0530679}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530680
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600681static void fill_fsps_irq_params(FSP_S_CONFIG *s_cfg,
682 const struct soc_intel_alderlake_config *config)
683{
684 if (!assign_pci_irqs(irq_constraints, ARRAY_SIZE(irq_constraints)))
685 die("ERROR: Unable to assign PCI IRQs, and no _PRT table available\n");
686
687 size_t pch_count = 0;
688 const SI_PCH_DEVICE_INTERRUPT_CONFIG *upd_irqs = pci_irq_to_fsp(&pch_count);
689
690 s_cfg->DevIntConfigPtr = (UINT32)((uintptr_t)upd_irqs);
691 s_cfg->NumOfDevIntConfig = pch_count;
692 printk(BIOS_INFO, "IRQ: Using dynamically assigned PCI IO-APIC IRQs\n");
693}
694
V Sowmya418d37e2021-06-21 08:47:17 +0530695static void fill_fsps_fivr_params(FSP_S_CONFIG *s_cfg,
696 const struct soc_intel_alderlake_config *config)
697{
698 /* PCH FIVR settings override */
699 if (!config->ext_fivr_settings.configure_ext_fivr)
700 return;
701
702 s_cfg->PchFivrExtV1p05RailEnabledStates =
703 config->ext_fivr_settings.v1p05_enable_bitmap;
704
705 s_cfg->PchFivrExtV1p05RailSupportedVoltageStates =
706 config->ext_fivr_settings.v1p05_supported_voltage_bitmap;
707
708 s_cfg->PchFivrExtVnnRailEnabledStates =
709 config->ext_fivr_settings.vnn_enable_bitmap;
710
711 s_cfg->PchFivrExtVnnRailSupportedVoltageStates =
712 config->ext_fivr_settings.vnn_supported_voltage_bitmap;
713
714 s_cfg->PchFivrExtVnnRailSxEnabledStates =
715 config->ext_fivr_settings.vnn_enable_bitmap;
716
717 /* Convert the voltages to increments of 2.5mv */
718 s_cfg->PchFivrExtV1p05RailVoltage =
719 (config->ext_fivr_settings.v1p05_voltage_mv * 10) / 25;
720
721 s_cfg->PchFivrExtVnnRailVoltage =
722 (config->ext_fivr_settings.vnn_voltage_mv * 10) / 25;
723
724 s_cfg->PchFivrExtVnnRailSxVoltage =
725 (config->ext_fivr_settings.vnn_sx_voltage_mv * 10 / 25);
726
727 s_cfg->PchFivrExtV1p05RailIccMaximum =
728 config->ext_fivr_settings.v1p05_icc_max_ma;
729
730 s_cfg->PchFivrExtVnnRailIccMaximum =
731 config->ext_fivr_settings.vnn_icc_max_ma;
732}
733
Subrata Banikb03cadf2021-06-09 22:19:04 +0530734static void soc_silicon_init_params(FSP_S_CONFIG *s_cfg,
735 struct soc_intel_alderlake_config *config)
736{
737 /* Override settings per board if required. */
738 mainboard_update_soc_chip_config(config);
739
V Sowmya6464c2a2021-06-25 10:20:25 +0530740 const void (*fill_fsps_params[])(FSP_S_CONFIG *s_cfg,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530741 const struct soc_intel_alderlake_config *config) = {
742 fill_fsps_lpss_params,
743 fill_fsps_cpu_params,
744 fill_fsps_igd_params,
745 fill_fsps_tcss_params,
746 fill_fsps_chipset_lockdown_params,
747 fill_fsps_xhci_params,
748 fill_fsps_xdci_params,
749 fill_fsps_uart_params,
750 fill_fsps_sata_params,
751 fill_fsps_thermal_params,
752 fill_fsps_lan_params,
753 fill_fsps_cnvi_params,
754 fill_fsps_vmd_params,
755 fill_fsps_thc_params,
756 fill_fsps_tbt_params,
757 fill_fsps_8254_params,
Michael Niewöhner0e905802021-09-25 00:10:30 +0200758 fill_fsps_pm_timer_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530759 fill_fsps_storage_params,
760 fill_fsps_pcie_params,
761 fill_fsps_misc_power_params,
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600762 fill_fsps_irq_params,
V Sowmya418d37e2021-06-21 08:47:17 +0530763 fill_fsps_fivr_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530764 };
765
766 for (size_t i = 0; i < ARRAY_SIZE(fill_fsps_params); i++)
767 fill_fsps_params[i](s_cfg, config);
768}
769
Subrata Banik6f1cb402021-06-09 22:11:12 +0530770/* UPD parameters to be initialized before SiliconInit */
771void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
772{
773 struct soc_intel_alderlake_config *config;
Subrata Banikc0983c92021-06-15 13:02:01 +0530774 FSP_S_CONFIG *s_cfg = &supd->FspsConfig;
Subrata Banik6f1cb402021-06-09 22:11:12 +0530775
776 config = config_of_soc();
Subrata Banikc0983c92021-06-15 13:02:01 +0530777 soc_silicon_init_params(s_cfg, config);
778 mainboard_silicon_init_params(s_cfg);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530779}
780
Subrata Banik2871e0e2020-09-27 11:30:58 +0530781/*
782 * Callbacks for SoC/Mainboard specific overrides for FspMultiPhaseSiInit
783 * This platform supports below MultiPhaseSIInit Phase(s):
784 * Phase | FSP return point | Purpose
785 * ------- + ------------------------------------------------ + -------------------------------
786 * 1 | After TCSS initialization completed | for TCSS specific init
787 */
788void platform_fsp_multi_phase_init_cb(uint32_t phase_index)
789{
790 switch (phase_index) {
791 case 1:
792 /* TCSS specific initialization here */
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530793 printk(BIOS_DEBUG, "FSP MultiPhaseSiInit %s/%s called\n",
794 __FILE__, __func__);
795
796 if (CONFIG(SOC_INTEL_COMMON_BLOCK_TCSS)) {
797 const config_t *config = config_of_soc();
798 tcss_configure(config->typec_aux_bias_pads);
799 }
Subrata Banik2871e0e2020-09-27 11:30:58 +0530800 break;
801 default:
802 break;
803 }
804}
805
806/* Mainboard GPIO Configuration */
Subrata Banikc0983c92021-06-15 13:02:01 +0530807__weak void mainboard_silicon_init_params(FSP_S_CONFIG *s_cfg)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530808{
809 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
810}