blob: 107d22e9e40027d248c217d9b1c808cc2e2697f6 [file] [log] [blame]
Subrata Banik2871e0e2020-09-27 11:30:58 +05301/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <assert.h>
Subrata Banik99289a82020-12-22 10:54:44 +05304#include <cbfs.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +05305#include <console/console.h>
6#include <device/device.h>
7#include <device/pci.h>
V Sowmya458708f2021-07-09 22:11:04 +05308#include <device/pci_ids.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +05309#include <fsp/api.h>
10#include <fsp/ppi/mp_service_ppi.h>
11#include <fsp/util.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010012#include <option.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060013#include <intelblocks/irq.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053014#include <intelblocks/lpss.h>
15#include <intelblocks/xdci.h>
16#include <intelpch/lockdown.h>
Deepti Deshatty8e7facf2021-05-12 17:45:37 +053017#include <intelblocks/tcss.h>
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -060018#include <soc/cpu.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053019#include <soc/gpio_soc_defs.h>
20#include <soc/intel/common/vbt.h>
21#include <soc/pci_devs.h>
Eric Lai5b302b22020-12-05 16:49:43 +080022#include <soc/pcie.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053023#include <soc/ramstage.h>
24#include <soc/soc_chip.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060025#include <stdlib.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053026#include <string.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010027#include <types.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053028
29/* THC assignment definition */
30#define THC_NONE 0
31#define THC_0 1
32#define THC_1 2
33
34/* SATA DEVSLP idle timeout default values */
35#define DEF_DMVAL 15
36#define DEF_DITOVAL 625
37
V Sowmya458708f2021-07-09 22:11:04 +053038/* VccIn Aux Imon IccMax values in mA */
39#define MILLIAMPS_TO_AMPS 1000
40#define ICC_MAX_ID_ADL_P_3_MA 34250
41#define ICC_MAX_ID_ADL_P_5_MA 32000
42#define ICC_MAX_ID_ADL_P_7_MA 32000
43
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060044/*
45 * ME End of Post configuration
46 * 0 - Disable EOP.
47 * 1 - Send in PEI (Applicable for FSP in API mode)
48 * 2 - Send in DXE (Not applicable for FSP in API mode)
49 */
50enum fsp_end_of_post {
51 EOP_DISABLE = 0,
52 EOP_PEI = 1,
53 EOP_DXE = 2,
54};
55
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060056static const struct slot_irq_constraints irq_constraints[] = {
57 {
58 .slot = SA_DEV_SLOT_IGD,
59 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060060 /* INTERRUPT_PIN is RO/0x01 */
61 FIXED_INT_ANY_PIRQ(SA_DEVFN_IGD, PCI_INT_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060062 },
63 },
64 {
65 .slot = SA_DEV_SLOT_DPTF,
66 .fns = {
67 ANY_PIRQ(SA_DEVFN_DPTF),
68 },
69 },
70 {
71 .slot = SA_DEV_SLOT_IPU,
72 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060073 /* INTERRUPT_PIN is RO/0x01, and INTERRUPT_LINE is RW,
74 but S0ix fails when not set to 16 (b/193434192) */
75 FIXED_INT_PIRQ(SA_DEVFN_IPU, PCI_INT_A, PIRQ_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060076 },
77 },
78 {
79 .slot = SA_DEV_SLOT_CPU_6,
80 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060081 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_0, PCI_INT_A, PIRQ_A),
82 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_2, PCI_INT_C, PIRQ_C),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060083 },
84 },
85 {
86 .slot = SA_DEV_SLOT_TBT,
87 .fns = {
88 ANY_PIRQ(SA_DEVFN_TBT0),
89 ANY_PIRQ(SA_DEVFN_TBT1),
90 ANY_PIRQ(SA_DEVFN_TBT2),
91 ANY_PIRQ(SA_DEVFN_TBT3),
92 },
93 },
94 {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060095 .slot = SA_DEV_SLOT_GNA,
96 .fns = {
97 /* INTERRUPT_PIN is RO/0x01 */
98 FIXED_INT_ANY_PIRQ(SA_DEVFN_GNA, PCI_INT_A),
99 },
100 },
101 {
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600102 .slot = SA_DEV_SLOT_TCSS,
103 .fns = {
104 ANY_PIRQ(SA_DEVFN_TCSS_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600105 ANY_PIRQ(SA_DEVFN_TCSS_XDCI),
106 },
107 },
108 {
109 .slot = PCH_DEV_SLOT_SIO0,
110 .fns = {
111 DIRECT_IRQ(PCH_DEVFN_I2C6),
112 DIRECT_IRQ(PCH_DEVFN_I2C7),
113 ANY_PIRQ(PCH_DEVFN_THC0),
114 ANY_PIRQ(PCH_DEVFN_THC1),
115 },
116 },
117 {
118 .slot = PCH_DEV_SLOT_SIO6,
119 .fns = {
120 DIRECT_IRQ(PCH_DEVFN_UART3),
121 DIRECT_IRQ(PCH_DEVFN_UART4),
122 DIRECT_IRQ(PCH_DEVFN_UART5),
123 DIRECT_IRQ(PCH_DEVFN_UART6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600124 },
125 },
126 {
127 .slot = PCH_DEV_SLOT_ISH,
128 .fns = {
129 DIRECT_IRQ(PCH_DEVFN_ISH),
130 DIRECT_IRQ(PCH_DEVFN_GSPI2),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600131 ANY_PIRQ(PCH_DEVFN_UFS),
132 },
133 },
134 {
135 .slot = PCH_DEV_SLOT_SIO2,
136 .fns = {
137 DIRECT_IRQ(PCH_DEVFN_GSPI3),
138 DIRECT_IRQ(PCH_DEVFN_GSPI4),
139 DIRECT_IRQ(PCH_DEVFN_GSPI5),
140 DIRECT_IRQ(PCH_DEVFN_GSPI6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600141 },
142 },
143 {
144 .slot = PCH_DEV_SLOT_XHCI,
145 .fns = {
146 ANY_PIRQ(PCH_DEVFN_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600147 DIRECT_IRQ(PCH_DEVFN_USBOTG),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600148 ANY_PIRQ(PCH_DEVFN_CNVI_WIFI),
149 },
150 },
151 {
152 .slot = PCH_DEV_SLOT_SIO3,
153 .fns = {
154 DIRECT_IRQ(PCH_DEVFN_I2C0),
155 DIRECT_IRQ(PCH_DEVFN_I2C1),
156 DIRECT_IRQ(PCH_DEVFN_I2C2),
157 DIRECT_IRQ(PCH_DEVFN_I2C3),
158 },
159 },
160 {
161 .slot = PCH_DEV_SLOT_CSE,
162 .fns = {
163 ANY_PIRQ(PCH_DEVFN_CSE),
164 ANY_PIRQ(PCH_DEVFN_CSE_2),
165 ANY_PIRQ(PCH_DEVFN_CSE_IDER),
166 ANY_PIRQ(PCH_DEVFN_CSE_KT),
167 ANY_PIRQ(PCH_DEVFN_CSE_3),
168 ANY_PIRQ(PCH_DEVFN_CSE_4),
169 },
170 },
171 {
172 .slot = PCH_DEV_SLOT_SATA,
173 .fns = {
174 ANY_PIRQ(PCH_DEVFN_SATA),
175 },
176 },
177 {
178 .slot = PCH_DEV_SLOT_SIO4,
179 .fns = {
180 DIRECT_IRQ(PCH_DEVFN_I2C4),
181 DIRECT_IRQ(PCH_DEVFN_I2C5),
182 DIRECT_IRQ(PCH_DEVFN_UART2),
183 },
184 },
185 {
186 .slot = PCH_DEV_SLOT_PCIE,
187 .fns = {
188 FIXED_INT_PIRQ(PCH_DEVFN_PCIE1, PCI_INT_A, PIRQ_A),
189 FIXED_INT_PIRQ(PCH_DEVFN_PCIE2, PCI_INT_B, PIRQ_B),
190 FIXED_INT_PIRQ(PCH_DEVFN_PCIE3, PCI_INT_C, PIRQ_C),
191 FIXED_INT_PIRQ(PCH_DEVFN_PCIE4, PCI_INT_D, PIRQ_D),
192 FIXED_INT_PIRQ(PCH_DEVFN_PCIE5, PCI_INT_A, PIRQ_A),
193 FIXED_INT_PIRQ(PCH_DEVFN_PCIE6, PCI_INT_B, PIRQ_B),
194 FIXED_INT_PIRQ(PCH_DEVFN_PCIE7, PCI_INT_C, PIRQ_C),
195 FIXED_INT_PIRQ(PCH_DEVFN_PCIE8, PCI_INT_D, PIRQ_D),
196 },
197 },
198 {
199 .slot = PCH_DEV_SLOT_PCIE_1,
200 .fns = {
201 FIXED_INT_PIRQ(PCH_DEVFN_PCIE9, PCI_INT_A, PIRQ_A),
202 FIXED_INT_PIRQ(PCH_DEVFN_PCIE10, PCI_INT_B, PIRQ_B),
203 FIXED_INT_PIRQ(PCH_DEVFN_PCIE11, PCI_INT_C, PIRQ_C),
204 FIXED_INT_PIRQ(PCH_DEVFN_PCIE12, PCI_INT_D, PIRQ_D),
205 },
206 },
207 {
208 .slot = PCH_DEV_SLOT_SIO5,
209 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600210 /* UART0 shares an interrupt line with TSN0, so must use
211 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600212 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART0, PCI_INT_A),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600213 /* UART1 shares an interrupt line with TSN1, so must use
214 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600215 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART1, PCI_INT_B),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600216 DIRECT_IRQ(PCH_DEVFN_GSPI0),
217 DIRECT_IRQ(PCH_DEVFN_GSPI1),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600218 },
219 },
220 {
221 .slot = PCH_DEV_SLOT_ESPI,
222 .fns = {
223 ANY_PIRQ(PCH_DEVFN_HDA),
224 ANY_PIRQ(PCH_DEVFN_SMBUS),
225 ANY_PIRQ(PCH_DEVFN_GBE),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600226 /* INTERRUPT_PIN is RO/0x01 */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600227 FIXED_INT_ANY_PIRQ(PCH_DEVFN_TRACEHUB, PCI_INT_A),
228 },
229 },
230};
231
232static const SI_PCH_DEVICE_INTERRUPT_CONFIG *pci_irq_to_fsp(size_t *out_count)
233{
234 const struct pci_irq_entry *entry = get_cached_pci_irqs();
235 SI_PCH_DEVICE_INTERRUPT_CONFIG *config;
236 size_t pch_total = 0;
237 size_t cfg_count = 0;
238
239 if (!entry)
240 return NULL;
241
242 /* Count PCH devices */
243 while (entry) {
244 if (PCI_SLOT(entry->devfn) >= MIN_PCH_SLOT)
245 ++pch_total;
246 entry = entry->next;
247 }
248
249 /* Convert PCH device entries to FSP format */
250 config = calloc(pch_total, sizeof(*config));
251 entry = get_cached_pci_irqs();
252 while (entry) {
253 if (PCI_SLOT(entry->devfn) < MIN_PCH_SLOT) {
254 entry = entry->next;
255 continue;
256 }
257
258 config[cfg_count].Device = PCI_SLOT(entry->devfn);
259 config[cfg_count].Function = PCI_FUNC(entry->devfn);
260 config[cfg_count].IntX = (SI_PCH_INT_PIN)entry->pin;
261 config[cfg_count].Irq = entry->irq;
262 ++cfg_count;
263
264 entry = entry->next;
265 }
266
267 *out_count = cfg_count;
268
269 return config;
270}
271
Subrata Banik2871e0e2020-09-27 11:30:58 +0530272/*
273 * Chip config parameter PcieRpL1Substates uses (UPD value + 1)
274 * because UPD value of 0 for PcieRpL1Substates means disabled for FSP.
275 * In order to ensure that mainboard setting does not disable L1 substates
276 * incorrectly, chip config parameter values are offset by 1 with 0 meaning
277 * use FSP UPD default. get_l1_substate_control() ensures that the right UPD
278 * value is set in fsp_params.
279 * 0: Use FSP UPD default
280 * 1: Disable L1 substates
281 * 2: Use L1.1
282 * 3: Use L1.2 (FSP UPD default)
283 */
284static int get_l1_substate_control(enum L1_substates_control ctl)
285{
286 if ((ctl > L1_SS_L1_2) || (ctl == L1_SS_FSP_DEFAULT))
287 ctl = L1_SS_L1_2;
288 return ctl - 1;
289}
290
V Sowmya458708f2021-07-09 22:11:04 +0530291/* This function returns the VccIn Aux Imon IccMax values for ADL-P SKU's */
292static uint16_t get_vccin_aux_imon_iccmax(void)
293{
294 uint16_t mch_id = 0;
295
296 if (!mch_id) {
297 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
298 mch_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
299 }
300
301 switch (mch_id) {
302 case PCI_DEVICE_ID_INTEL_ADL_P_ID_3:
303 return ICC_MAX_ID_ADL_P_3_MA;
304 case PCI_DEVICE_ID_INTEL_ADL_P_ID_5:
305 return ICC_MAX_ID_ADL_P_5_MA;
306 case PCI_DEVICE_ID_INTEL_ADL_P_ID_7:
307 return ICC_MAX_ID_ADL_P_7_MA;
308 default:
309 printk(BIOS_ERR, "Unknown MCH ID: 0x%4x, skipping VccInAuxImonIccMax config\n",
310 mch_id);
311 return 0;
312 }
313}
314
Subrata Banikb03cadf2021-06-09 22:19:04 +0530315__weak void mainboard_update_soc_chip_config(struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530316{
Subrata Banikb03cadf2021-06-09 22:19:04 +0530317 /* Override settings per board. */
318}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530319
Subrata Banikb03cadf2021-06-09 22:19:04 +0530320static void fill_fsps_lpss_params(FSP_S_CONFIG *s_cfg,
321 const struct soc_intel_alderlake_config *config)
322{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530323 for (int i = 0; i < CONFIG_SOC_INTEL_I2C_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530324 s_cfg->SerialIoI2cMode[i] = config->SerialIoI2cMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530325
326 for (int i = 0; i < CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX; i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530327 s_cfg->SerialIoSpiMode[i] = config->SerialIoGSpiMode[i];
328 s_cfg->SerialIoSpiCsMode[i] = config->SerialIoGSpiCsMode[i];
329 s_cfg->SerialIoSpiCsState[i] = config->SerialIoGSpiCsState[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530330 }
331
332 for (int i = 0; i < CONFIG_SOC_INTEL_UART_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530333 s_cfg->SerialIoUartMode[i] = config->SerialIoUartMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530334}
335
Subrata Banikb03cadf2021-06-09 22:19:04 +0530336static void fill_fsps_cpu_params(FSP_S_CONFIG *s_cfg,
337 const struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530338{
Subrata Banik99289a82020-12-22 10:54:44 +0530339 const struct microcode *microcode_file;
340 size_t microcode_len;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530341
Subrata Banikb03cadf2021-06-09 22:19:04 +0530342 /* Locate microcode and pass to FSP-S for 2nd microcode loading */
Subrata Banik99289a82020-12-22 10:54:44 +0530343 microcode_file = cbfs_map("cpu_microcode_blob.bin", &microcode_len);
344
345 if ((microcode_file != NULL) && (microcode_len != 0)) {
346 /* Update CPU Microcode patch base address/size */
Subrata Banikc0983c92021-06-15 13:02:01 +0530347 s_cfg->MicrocodeRegionBase = (uint32_t)microcode_file;
348 s_cfg->MicrocodeRegionSize = (uint32_t)microcode_len;
Subrata Banik99289a82020-12-22 10:54:44 +0530349 }
350
Subrata Banikb03cadf2021-06-09 22:19:04 +0530351 /* Use coreboot MP PPI services if Kconfig is enabled */
352 if (CONFIG(USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI))
353 s_cfg->CpuMpPpi = (uintptr_t) mp_fill_ppi_services_data();
354}
355
356static void fill_fsps_igd_params(FSP_S_CONFIG *s_cfg,
357 const struct soc_intel_alderlake_config *config)
358{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530359 /* Load VBT before devicetree-specific config. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530360 s_cfg->GraphicsConfigPtr = (uintptr_t)vbt_get();
Subrata Banik2871e0e2020-09-27 11:30:58 +0530361
362 /* Check if IGD is present and fill Graphics init param accordingly */
Subrata Banikc0983c92021-06-15 13:02:01 +0530363 s_cfg->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_devfn_enabled(SA_DEVFN_IGD);
364 s_cfg->LidStatus = CONFIG(RUN_FSP_GOP);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530365}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530366
Subrata Banikb03cadf2021-06-09 22:19:04 +0530367static void fill_fsps_tcss_params(FSP_S_CONFIG *s_cfg,
368 const struct soc_intel_alderlake_config *config)
369{
Subrata Banikc0983c92021-06-15 13:02:01 +0530370 s_cfg->TcssAuxOri = config->TcssAuxOri;
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530371
372 /* Explicitly clear this field to avoid using defaults */
Subrata Banikc0983c92021-06-15 13:02:01 +0530373 memset(s_cfg->IomTypeCPortPadCfg, 0, sizeof(s_cfg->IomTypeCPortPadCfg));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530374
375 /*
376 * Set FSPS UPD ITbtConnectTopologyTimeoutInMs with value 0. FSP will
377 * evaluate this UPD value and skip sending command. There will be no
378 * delay for command completion.
379 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530380 s_cfg->ITbtConnectTopologyTimeoutInMs = 0;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530381
Subrata Banikb03cadf2021-06-09 22:19:04 +0530382 /* D3Hot and D3Cold for TCSS */
383 s_cfg->D3HotEnable = !config->TcssD3HotDisable;
384 s_cfg->D3ColdEnable = !config->TcssD3ColdDisable;
Bernardo Perez Priego421ce562021-06-09 09:40:31 -0700385
386 s_cfg->UsbTcPortEn = 0;
387 for (int i = 0; i < MAX_TYPE_C_PORTS; i++) {
388 /* TCSS xHCI --> Root Hub --> Type-C Port */
389 const struct device_path port_path[] = {
390 {.type = DEVICE_PATH_PCI, .pci.devfn = SA_DEVFN_TCSS_XHCI},
391 {.type = DEVICE_PATH_USB, .usb.port_type = 0, .usb.port_id = 0},
392 {.type = DEVICE_PATH_USB, .usb.port_type = 3, .usb.port_id = i} };
393 const struct device *port = find_dev_nested_path(pci_root_bus(), port_path,
394 ARRAY_SIZE(port_path));
395
396 if (is_dev_enabled(port))
397 s_cfg->UsbTcPortEn |= BIT(i);
398 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530399}
400
401static void fill_fsps_chipset_lockdown_params(FSP_S_CONFIG *s_cfg,
402 const struct soc_intel_alderlake_config *config)
403{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530404 /* Chipset Lockdown */
Felix Singerf9d7dc72021-05-03 02:33:15 +0200405 const bool lockdown_by_fsp = get_lockdown_config() == CHIPSET_LOCKDOWN_FSP;
406 s_cfg->PchLockDownGlobalSmi = lockdown_by_fsp;
407 s_cfg->PchLockDownBiosInterface = lockdown_by_fsp;
408 s_cfg->PchUnlockGpioPads = !lockdown_by_fsp;
409 s_cfg->RtcMemoryLock = lockdown_by_fsp;
Tim Wawrzynczak091dfa12021-08-24 09:32:09 -0600410 s_cfg->SkipPamLock = !lockdown_by_fsp;
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600411
412 /* coreboot will send EOP before loading payload */
413 s_cfg->EndOfPostMessage = EOP_DISABLE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530414}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530415
Subrata Banikb03cadf2021-06-09 22:19:04 +0530416static void fill_fsps_xhci_params(FSP_S_CONFIG *s_cfg,
417 const struct soc_intel_alderlake_config *config)
418{
419 int i;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530420 /* USB */
421 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530422 s_cfg->PortUsb20Enable[i] = config->usb2_ports[i].enable;
423 s_cfg->Usb2PhyPetxiset[i] = config->usb2_ports[i].pre_emp_bias;
424 s_cfg->Usb2PhyTxiset[i] = config->usb2_ports[i].tx_bias;
425 s_cfg->Usb2PhyPredeemp[i] = config->usb2_ports[i].tx_emp_enable;
426 s_cfg->Usb2PhyPehalfbit[i] = config->usb2_ports[i].pre_emp_bit;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530427
428 if (config->usb2_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530429 s_cfg->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530430 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530431 s_cfg->Usb2OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530432 }
433
434 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530435 s_cfg->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530436 if (config->usb3_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530437 s_cfg->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530438 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530439 s_cfg->Usb3OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530440
441 if (config->usb3_ports[i].tx_de_emp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530442 s_cfg->Usb3HsioTxDeEmphEnable[i] = 1;
443 s_cfg->Usb3HsioTxDeEmph[i] = config->usb3_ports[i].tx_de_emp;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530444 }
445 if (config->usb3_ports[i].tx_downscale_amp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530446 s_cfg->Usb3HsioTxDownscaleAmpEnable[i] = 1;
447 s_cfg->Usb3HsioTxDownscaleAmp[i] =
Subrata Banik2871e0e2020-09-27 11:30:58 +0530448 config->usb3_ports[i].tx_downscale_amp;
449 }
450 }
451
Maulik V Vaghela69353502021-04-14 14:01:02 +0530452 for (i = 0; i < ARRAY_SIZE(config->tcss_ports); i++) {
453 if (config->tcss_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530454 s_cfg->CpuUsb3OverCurrentPin[i] = config->tcss_ports[i].ocpin;
Maulik V Vaghela69353502021-04-14 14:01:02 +0530455 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530456}
Maulik V Vaghela69353502021-04-14 14:01:02 +0530457
Subrata Banikb03cadf2021-06-09 22:19:04 +0530458static void fill_fsps_xdci_params(FSP_S_CONFIG *s_cfg,
459 const struct soc_intel_alderlake_config *config)
460{
Angel Ponsc7cfe0b2021-06-23 12:39:22 +0200461 s_cfg->XdciEnable = xdci_can_enable(PCH_DEVFN_USBOTG);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530462}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530463
Subrata Banikb03cadf2021-06-09 22:19:04 +0530464static void fill_fsps_uart_params(FSP_S_CONFIG *s_cfg,
465 const struct soc_intel_alderlake_config *config)
466{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530467 /* PCH UART selection for FSP Debug */
Subrata Banikc0983c92021-06-15 13:02:01 +0530468 s_cfg->SerialIoDebugUartNumber = CONFIG_UART_FOR_CONSOLE;
469 ASSERT(ARRAY_SIZE(s_cfg->SerialIoUartAutoFlow) > CONFIG_UART_FOR_CONSOLE);
470 s_cfg->SerialIoUartAutoFlow[CONFIG_UART_FOR_CONSOLE] = 0;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530471}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530472
Subrata Banikb03cadf2021-06-09 22:19:04 +0530473static void fill_fsps_sata_params(FSP_S_CONFIG *s_cfg,
474 const struct soc_intel_alderlake_config *config)
475{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530476 /* SATA */
Subrata Banikc0983c92021-06-15 13:02:01 +0530477 s_cfg->SataEnable = is_devfn_enabled(PCH_DEVFN_SATA);
478 if (s_cfg->SataEnable) {
479 s_cfg->SataMode = config->SataMode;
480 s_cfg->SataSalpSupport = config->SataSalpSupport;
481 memcpy(s_cfg->SataPortsEnable, config->SataPortsEnable,
482 sizeof(s_cfg->SataPortsEnable));
483 memcpy(s_cfg->SataPortsDevSlp, config->SataPortsDevSlp,
484 sizeof(s_cfg->SataPortsDevSlp));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530485 }
486
487 /*
Subrata Banikb03cadf2021-06-09 22:19:04 +0530488 * Power Optimizer for SATA.
489 * SataPwrOptimizeDisable is default to 0.
Subrata Banik2871e0e2020-09-27 11:30:58 +0530490 * Boards not needing the optimizers explicitly disables them by setting
491 * these disable variables to 1 in devicetree overrides.
492 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530493 s_cfg->SataPwrOptEnable = !(config->SataPwrOptimizeDisable);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530494 /*
495 * Enable DEVSLP Idle Timeout settings DmVal and DitoVal.
496 * SataPortsDmVal is the DITO multiplier. Default is 15.
497 * SataPortsDitoVal is the DEVSLP Idle Timeout (DITO), Default is 625ms.
498 * The default values can be changed from devicetree.
499 */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530500 for (size_t i = 0; i < ARRAY_SIZE(config->SataPortsEnableDitoConfig); i++) {
Subrata Banik2871e0e2020-09-27 11:30:58 +0530501 if (config->SataPortsEnableDitoConfig[i]) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530502 s_cfg->SataPortsDmVal[i] = config->SataPortsDmVal[i];
503 s_cfg->SataPortsDitoVal[i] = config->SataPortsDitoVal[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530504 }
505 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530506}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530507
Subrata Banikb03cadf2021-06-09 22:19:04 +0530508static void fill_fsps_thermal_params(FSP_S_CONFIG *s_cfg,
509 const struct soc_intel_alderlake_config *config)
510{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530511 /* Enable TCPU for processor thermal control */
Subrata Banikc0983c92021-06-15 13:02:01 +0530512 s_cfg->Device4Enable = is_devfn_enabled(SA_DEVFN_DPTF);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530513
514 /* Set TccActivationOffset */
Subrata Banikc0983c92021-06-15 13:02:01 +0530515 s_cfg->TccActivationOffset = config->tcc_offset;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530516}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530517
Subrata Banikb03cadf2021-06-09 22:19:04 +0530518static void fill_fsps_lan_params(FSP_S_CONFIG *s_cfg,
519 const struct soc_intel_alderlake_config *config)
520{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530521 /* LAN */
Subrata Banikc0983c92021-06-15 13:02:01 +0530522 s_cfg->PchLanEnable = is_devfn_enabled(PCH_DEVFN_GBE);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530523}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530524
Subrata Banikb03cadf2021-06-09 22:19:04 +0530525static void fill_fsps_cnvi_params(FSP_S_CONFIG *s_cfg,
526 const struct soc_intel_alderlake_config *config)
527{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530528 /* CNVi */
Subrata Banikc0983c92021-06-15 13:02:01 +0530529 s_cfg->CnviMode = is_devfn_enabled(PCH_DEVFN_CNVI_WIFI);
530 s_cfg->CnviBtCore = config->CnviBtCore;
531 s_cfg->CnviBtAudioOffload = config->CnviBtAudioOffload;
Cliff Huangbc1941f2021-02-10 17:41:41 -0800532 /* Assert if CNVi BT is enabled without CNVi being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530533 assert(s_cfg->CnviMode || !s_cfg->CnviBtCore);
Cliff Huangbc1941f2021-02-10 17:41:41 -0800534 /* Assert if CNVi BT offload is enabled without CNVi BT being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530535 assert(s_cfg->CnviBtCore || !s_cfg->CnviBtAudioOffload);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530536}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530537
Subrata Banikb03cadf2021-06-09 22:19:04 +0530538static void fill_fsps_vmd_params(FSP_S_CONFIG *s_cfg,
539 const struct soc_intel_alderlake_config *config)
540{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530541 /* VMD */
Subrata Banikc0983c92021-06-15 13:02:01 +0530542 s_cfg->VmdEnable = is_devfn_enabled(SA_DEVFN_VMD);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530543}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530544
Subrata Banikb03cadf2021-06-09 22:19:04 +0530545static void fill_fsps_thc_params(FSP_S_CONFIG *s_cfg,
546 const struct soc_intel_alderlake_config *config)
547{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530548 /* THC */
Subrata Banikc0983c92021-06-15 13:02:01 +0530549 s_cfg->ThcPort0Assignment = is_devfn_enabled(PCH_DEVFN_THC0) ? THC_0 : THC_NONE;
550 s_cfg->ThcPort1Assignment = is_devfn_enabled(PCH_DEVFN_THC1) ? THC_1 : THC_NONE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530551}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530552
Subrata Banikb03cadf2021-06-09 22:19:04 +0530553static void fill_fsps_tbt_params(FSP_S_CONFIG *s_cfg,
554 const struct soc_intel_alderlake_config *config)
555{
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700556 /* USB4/TBT */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530557 for (int i = 0; i < ARRAY_SIZE(s_cfg->ITbtPcieRootPortEn); i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530558 s_cfg->ITbtPcieRootPortEn[i] = is_devfn_enabled(SA_DEVFN_TBT(i));
Subrata Banikb03cadf2021-06-09 22:19:04 +0530559}
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700560
Subrata Banikb03cadf2021-06-09 22:19:04 +0530561static void fill_fsps_8254_params(FSP_S_CONFIG *s_cfg,
562 const struct soc_intel_alderlake_config *config)
563{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530564 /* Legacy 8254 timer support */
Sean Rhodesbc35bed2021-07-13 13:36:28 +0100565 bool use_8254 = get_uint_option("legacy_8254_timer", CONFIG(USE_LEGACY_8254_TIMER));
566 s_cfg->Enable8254ClockGating = !use_8254;
567 s_cfg->Enable8254ClockGatingOnS3 = !use_8254;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530568}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530569
Subrata Banikb03cadf2021-06-09 22:19:04 +0530570static void fill_fsps_storage_params(FSP_S_CONFIG *s_cfg,
571 const struct soc_intel_alderlake_config *config)
572{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530573 /* Enable Hybrid storage auto detection */
Subrata Banikc0983c92021-06-15 13:02:01 +0530574 s_cfg->HybridStorageMode = config->HybridStorageMode;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530575}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530576
Subrata Banikb03cadf2021-06-09 22:19:04 +0530577static void fill_fsps_pcie_params(FSP_S_CONFIG *s_cfg,
578 const struct soc_intel_alderlake_config *config)
579{
580 uint32_t enable_mask = pcie_rp_enable_mask(get_pch_pcie_rp_table());
581 for (int i = 0; i < CONFIG_MAX_PCH_ROOT_PORTS; i++) {
Eric Lai5b302b22020-12-05 16:49:43 +0800582 if (!(enable_mask & BIT(i)))
583 continue;
584 const struct pcie_rp_config *rp_cfg = &config->pch_pcie_rp[i];
Subrata Banikc0983c92021-06-15 13:02:01 +0530585 s_cfg->PcieRpL1Substates[i] =
Eric Lai5b302b22020-12-05 16:49:43 +0800586 get_l1_substate_control(rp_cfg->PcieRpL1Substates);
Subrata Banikc0983c92021-06-15 13:02:01 +0530587 s_cfg->PcieRpLtrEnable[i] = !!(rp_cfg->flags & PCIE_RP_LTR);
588 s_cfg->PcieRpAdvancedErrorReporting[i] = !!(rp_cfg->flags & PCIE_RP_AER);
589 s_cfg->PcieRpHotPlug[i] = !!(rp_cfg->flags & PCIE_RP_HOTPLUG);
590 s_cfg->PcieRpClkReqDetect[i] = !!(rp_cfg->flags & PCIE_RP_CLK_REQ_DETECT);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530591 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530592}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530593
Subrata Banikb03cadf2021-06-09 22:19:04 +0530594static void fill_fsps_misc_power_params(FSP_S_CONFIG *s_cfg,
595 const struct soc_intel_alderlake_config *config)
596{
597 /*
598 * Power Optimizer for DMI
599 * DmiPwrOptimizeDisable is default to 0.
600 * Boards not needing the optimizers explicitly disables them by setting
601 * these disable variables to 1 in devicetree overrides.
602 */
603 s_cfg->PchPwrOptEnable = !(config->DmiPwrOptimizeDisable);
Subrata Banikc0983c92021-06-15 13:02:01 +0530604 s_cfg->PmSupport = 1;
605 s_cfg->Hwp = 1;
606 s_cfg->Cx = 1;
607 s_cfg->PsOnEnable = 1;
V Sowmya844dcb32021-06-21 10:03:53 +0530608 /* Enable the energy efficient turbo mode */
609 s_cfg->EnergyEfficientTurbo = 1;
V Sowmyaaf429062021-06-21 10:23:33 +0530610 s_cfg->PkgCStateLimit = LIMIT_AUTO;
V Sowmya458708f2021-07-09 22:11:04 +0530611
612 /* VccIn Aux Imon IccMax. Values are in 1/4 Amp increments and range is 0-512. */
613 s_cfg->VccInAuxImonIccImax = get_vccin_aux_imon_iccmax() * 4 / MILLIAMPS_TO_AMPS;
V Sowmyac6d71662021-07-15 08:11:08 +0530614
615 /* VrConfig Settings for IA and GT domains */
616 for (size_t i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
617 fill_vr_domain_config(s_cfg, i, &config->domain_vr_config[i]);
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -0600618
619 s_cfg->LpmStateEnableMask = get_supported_lpm_mask();
Subrata Banik6f1cb402021-06-09 22:11:12 +0530620}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530621
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600622static void fill_fsps_irq_params(FSP_S_CONFIG *s_cfg,
623 const struct soc_intel_alderlake_config *config)
624{
625 if (!assign_pci_irqs(irq_constraints, ARRAY_SIZE(irq_constraints)))
626 die("ERROR: Unable to assign PCI IRQs, and no _PRT table available\n");
627
628 size_t pch_count = 0;
629 const SI_PCH_DEVICE_INTERRUPT_CONFIG *upd_irqs = pci_irq_to_fsp(&pch_count);
630
631 s_cfg->DevIntConfigPtr = (UINT32)((uintptr_t)upd_irqs);
632 s_cfg->NumOfDevIntConfig = pch_count;
633 printk(BIOS_INFO, "IRQ: Using dynamically assigned PCI IO-APIC IRQs\n");
634}
635
V Sowmya418d37e2021-06-21 08:47:17 +0530636static void fill_fsps_fivr_params(FSP_S_CONFIG *s_cfg,
637 const struct soc_intel_alderlake_config *config)
638{
639 /* PCH FIVR settings override */
640 if (!config->ext_fivr_settings.configure_ext_fivr)
641 return;
642
643 s_cfg->PchFivrExtV1p05RailEnabledStates =
644 config->ext_fivr_settings.v1p05_enable_bitmap;
645
646 s_cfg->PchFivrExtV1p05RailSupportedVoltageStates =
647 config->ext_fivr_settings.v1p05_supported_voltage_bitmap;
648
649 s_cfg->PchFivrExtVnnRailEnabledStates =
650 config->ext_fivr_settings.vnn_enable_bitmap;
651
652 s_cfg->PchFivrExtVnnRailSupportedVoltageStates =
653 config->ext_fivr_settings.vnn_supported_voltage_bitmap;
654
655 s_cfg->PchFivrExtVnnRailSxEnabledStates =
656 config->ext_fivr_settings.vnn_enable_bitmap;
657
658 /* Convert the voltages to increments of 2.5mv */
659 s_cfg->PchFivrExtV1p05RailVoltage =
660 (config->ext_fivr_settings.v1p05_voltage_mv * 10) / 25;
661
662 s_cfg->PchFivrExtVnnRailVoltage =
663 (config->ext_fivr_settings.vnn_voltage_mv * 10) / 25;
664
665 s_cfg->PchFivrExtVnnRailSxVoltage =
666 (config->ext_fivr_settings.vnn_sx_voltage_mv * 10 / 25);
667
668 s_cfg->PchFivrExtV1p05RailIccMaximum =
669 config->ext_fivr_settings.v1p05_icc_max_ma;
670
671 s_cfg->PchFivrExtVnnRailIccMaximum =
672 config->ext_fivr_settings.vnn_icc_max_ma;
673}
674
Subrata Banik6f1cb402021-06-09 22:11:12 +0530675static void arch_silicon_init_params(FSPS_ARCH_UPD *s_arch_cfg)
676{
677 /* EnableMultiPhaseSiliconInit for running MultiPhaseSiInit */
678 s_arch_cfg->EnableMultiPhaseSiliconInit = 1;
679}
680
Subrata Banikb03cadf2021-06-09 22:19:04 +0530681static void soc_silicon_init_params(FSP_S_CONFIG *s_cfg,
682 struct soc_intel_alderlake_config *config)
683{
684 /* Override settings per board if required. */
685 mainboard_update_soc_chip_config(config);
686
V Sowmya6464c2a2021-06-25 10:20:25 +0530687 const void (*fill_fsps_params[])(FSP_S_CONFIG *s_cfg,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530688 const struct soc_intel_alderlake_config *config) = {
689 fill_fsps_lpss_params,
690 fill_fsps_cpu_params,
691 fill_fsps_igd_params,
692 fill_fsps_tcss_params,
693 fill_fsps_chipset_lockdown_params,
694 fill_fsps_xhci_params,
695 fill_fsps_xdci_params,
696 fill_fsps_uart_params,
697 fill_fsps_sata_params,
698 fill_fsps_thermal_params,
699 fill_fsps_lan_params,
700 fill_fsps_cnvi_params,
701 fill_fsps_vmd_params,
702 fill_fsps_thc_params,
703 fill_fsps_tbt_params,
704 fill_fsps_8254_params,
705 fill_fsps_storage_params,
706 fill_fsps_pcie_params,
707 fill_fsps_misc_power_params,
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600708 fill_fsps_irq_params,
V Sowmya418d37e2021-06-21 08:47:17 +0530709 fill_fsps_fivr_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530710 };
711
712 for (size_t i = 0; i < ARRAY_SIZE(fill_fsps_params); i++)
713 fill_fsps_params[i](s_cfg, config);
714}
715
Subrata Banik6f1cb402021-06-09 22:11:12 +0530716/* UPD parameters to be initialized before SiliconInit */
717void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
718{
719 struct soc_intel_alderlake_config *config;
Subrata Banikc0983c92021-06-15 13:02:01 +0530720 FSP_S_CONFIG *s_cfg = &supd->FspsConfig;
Subrata Banik6f1cb402021-06-09 22:11:12 +0530721 FSPS_ARCH_UPD *s_arch_cfg = &supd->FspsArchUpd;
722
723 config = config_of_soc();
Subrata Banik6f1cb402021-06-09 22:11:12 +0530724 arch_silicon_init_params(s_arch_cfg);
Subrata Banikc0983c92021-06-15 13:02:01 +0530725 soc_silicon_init_params(s_cfg, config);
726 mainboard_silicon_init_params(s_cfg);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530727}
728
Subrata Banik2871e0e2020-09-27 11:30:58 +0530729/*
730 * Callbacks for SoC/Mainboard specific overrides for FspMultiPhaseSiInit
731 * This platform supports below MultiPhaseSIInit Phase(s):
732 * Phase | FSP return point | Purpose
733 * ------- + ------------------------------------------------ + -------------------------------
734 * 1 | After TCSS initialization completed | for TCSS specific init
735 */
736void platform_fsp_multi_phase_init_cb(uint32_t phase_index)
737{
738 switch (phase_index) {
739 case 1:
740 /* TCSS specific initialization here */
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530741 printk(BIOS_DEBUG, "FSP MultiPhaseSiInit %s/%s called\n",
742 __FILE__, __func__);
743
744 if (CONFIG(SOC_INTEL_COMMON_BLOCK_TCSS)) {
745 const config_t *config = config_of_soc();
746 tcss_configure(config->typec_aux_bias_pads);
747 }
Subrata Banik2871e0e2020-09-27 11:30:58 +0530748 break;
749 default:
750 break;
751 }
752}
753
754/* Mainboard GPIO Configuration */
Subrata Banikc0983c92021-06-15 13:02:01 +0530755__weak void mainboard_silicon_init_params(FSP_S_CONFIG *s_cfg)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530756{
757 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
758}