blob: f6a88ec281092c2c7bb68b15119c8d4b366aa79a [file] [log] [blame]
Subrata Banik2871e0e2020-09-27 11:30:58 +05301/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <assert.h>
Subrata Banik99289a82020-12-22 10:54:44 +05304#include <cbfs.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +05305#include <console/console.h>
6#include <device/device.h>
7#include <device/pci.h>
8#include <fsp/api.h>
9#include <fsp/ppi/mp_service_ppi.h>
10#include <fsp/util.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010011#include <option.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060012#include <intelblocks/irq.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053013#include <intelblocks/lpss.h>
14#include <intelblocks/xdci.h>
15#include <intelpch/lockdown.h>
Deepti Deshatty8e7facf2021-05-12 17:45:37 +053016#include <intelblocks/tcss.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053017#include <soc/gpio_soc_defs.h>
18#include <soc/intel/common/vbt.h>
19#include <soc/pci_devs.h>
Eric Lai5b302b22020-12-05 16:49:43 +080020#include <soc/pcie.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053021#include <soc/ramstage.h>
22#include <soc/soc_chip.h>
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060023#include <stdlib.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053024#include <string.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010025#include <types.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053026
27/* THC assignment definition */
28#define THC_NONE 0
29#define THC_0 1
30#define THC_1 2
31
32/* SATA DEVSLP idle timeout default values */
33#define DEF_DMVAL 15
34#define DEF_DITOVAL 625
35
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -060036/*
37 * ME End of Post configuration
38 * 0 - Disable EOP.
39 * 1 - Send in PEI (Applicable for FSP in API mode)
40 * 2 - Send in DXE (Not applicable for FSP in API mode)
41 */
42enum fsp_end_of_post {
43 EOP_DISABLE = 0,
44 EOP_PEI = 1,
45 EOP_DXE = 2,
46};
47
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060048static const struct slot_irq_constraints irq_constraints[] = {
49 {
50 .slot = SA_DEV_SLOT_IGD,
51 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060052 /* INTERRUPT_PIN is RO/0x01 */
53 FIXED_INT_ANY_PIRQ(SA_DEVFN_IGD, PCI_INT_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060054 },
55 },
56 {
57 .slot = SA_DEV_SLOT_DPTF,
58 .fns = {
59 ANY_PIRQ(SA_DEVFN_DPTF),
60 },
61 },
62 {
63 .slot = SA_DEV_SLOT_IPU,
64 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060065 /* INTERRUPT_PIN is RO/0x01, and INTERRUPT_LINE is RW,
66 but S0ix fails when not set to 16 (b/193434192) */
67 FIXED_INT_PIRQ(SA_DEVFN_IPU, PCI_INT_A, PIRQ_A),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060068 },
69 },
70 {
71 .slot = SA_DEV_SLOT_CPU_6,
72 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060073 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_0, PCI_INT_A, PIRQ_A),
74 FIXED_INT_PIRQ(SA_DEVFN_CPU_PCIE6_2, PCI_INT_C, PIRQ_C),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060075 },
76 },
77 {
78 .slot = SA_DEV_SLOT_TBT,
79 .fns = {
80 ANY_PIRQ(SA_DEVFN_TBT0),
81 ANY_PIRQ(SA_DEVFN_TBT1),
82 ANY_PIRQ(SA_DEVFN_TBT2),
83 ANY_PIRQ(SA_DEVFN_TBT3),
84 },
85 },
86 {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060087 .slot = SA_DEV_SLOT_GNA,
88 .fns = {
89 /* INTERRUPT_PIN is RO/0x01 */
90 FIXED_INT_ANY_PIRQ(SA_DEVFN_GNA, PCI_INT_A),
91 },
92 },
93 {
Tim Wawrzynczak43607e42021-05-18 09:04:42 -060094 .slot = SA_DEV_SLOT_TCSS,
95 .fns = {
96 ANY_PIRQ(SA_DEVFN_TCSS_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -060097 ANY_PIRQ(SA_DEVFN_TCSS_XDCI),
98 },
99 },
100 {
101 .slot = PCH_DEV_SLOT_SIO0,
102 .fns = {
103 DIRECT_IRQ(PCH_DEVFN_I2C6),
104 DIRECT_IRQ(PCH_DEVFN_I2C7),
105 ANY_PIRQ(PCH_DEVFN_THC0),
106 ANY_PIRQ(PCH_DEVFN_THC1),
107 },
108 },
109 {
110 .slot = PCH_DEV_SLOT_SIO6,
111 .fns = {
112 DIRECT_IRQ(PCH_DEVFN_UART3),
113 DIRECT_IRQ(PCH_DEVFN_UART4),
114 DIRECT_IRQ(PCH_DEVFN_UART5),
115 DIRECT_IRQ(PCH_DEVFN_UART6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600116 },
117 },
118 {
119 .slot = PCH_DEV_SLOT_ISH,
120 .fns = {
121 DIRECT_IRQ(PCH_DEVFN_ISH),
122 DIRECT_IRQ(PCH_DEVFN_GSPI2),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600123 ANY_PIRQ(PCH_DEVFN_UFS),
124 },
125 },
126 {
127 .slot = PCH_DEV_SLOT_SIO2,
128 .fns = {
129 DIRECT_IRQ(PCH_DEVFN_GSPI3),
130 DIRECT_IRQ(PCH_DEVFN_GSPI4),
131 DIRECT_IRQ(PCH_DEVFN_GSPI5),
132 DIRECT_IRQ(PCH_DEVFN_GSPI6),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600133 },
134 },
135 {
136 .slot = PCH_DEV_SLOT_XHCI,
137 .fns = {
138 ANY_PIRQ(PCH_DEVFN_XHCI),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600139 DIRECT_IRQ(PCH_DEVFN_USBOTG),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600140 ANY_PIRQ(PCH_DEVFN_CNVI_WIFI),
141 },
142 },
143 {
144 .slot = PCH_DEV_SLOT_SIO3,
145 .fns = {
146 DIRECT_IRQ(PCH_DEVFN_I2C0),
147 DIRECT_IRQ(PCH_DEVFN_I2C1),
148 DIRECT_IRQ(PCH_DEVFN_I2C2),
149 DIRECT_IRQ(PCH_DEVFN_I2C3),
150 },
151 },
152 {
153 .slot = PCH_DEV_SLOT_CSE,
154 .fns = {
155 ANY_PIRQ(PCH_DEVFN_CSE),
156 ANY_PIRQ(PCH_DEVFN_CSE_2),
157 ANY_PIRQ(PCH_DEVFN_CSE_IDER),
158 ANY_PIRQ(PCH_DEVFN_CSE_KT),
159 ANY_PIRQ(PCH_DEVFN_CSE_3),
160 ANY_PIRQ(PCH_DEVFN_CSE_4),
161 },
162 },
163 {
164 .slot = PCH_DEV_SLOT_SATA,
165 .fns = {
166 ANY_PIRQ(PCH_DEVFN_SATA),
167 },
168 },
169 {
170 .slot = PCH_DEV_SLOT_SIO4,
171 .fns = {
172 DIRECT_IRQ(PCH_DEVFN_I2C4),
173 DIRECT_IRQ(PCH_DEVFN_I2C5),
174 DIRECT_IRQ(PCH_DEVFN_UART2),
175 },
176 },
177 {
178 .slot = PCH_DEV_SLOT_PCIE,
179 .fns = {
180 FIXED_INT_PIRQ(PCH_DEVFN_PCIE1, PCI_INT_A, PIRQ_A),
181 FIXED_INT_PIRQ(PCH_DEVFN_PCIE2, PCI_INT_B, PIRQ_B),
182 FIXED_INT_PIRQ(PCH_DEVFN_PCIE3, PCI_INT_C, PIRQ_C),
183 FIXED_INT_PIRQ(PCH_DEVFN_PCIE4, PCI_INT_D, PIRQ_D),
184 FIXED_INT_PIRQ(PCH_DEVFN_PCIE5, PCI_INT_A, PIRQ_A),
185 FIXED_INT_PIRQ(PCH_DEVFN_PCIE6, PCI_INT_B, PIRQ_B),
186 FIXED_INT_PIRQ(PCH_DEVFN_PCIE7, PCI_INT_C, PIRQ_C),
187 FIXED_INT_PIRQ(PCH_DEVFN_PCIE8, PCI_INT_D, PIRQ_D),
188 },
189 },
190 {
191 .slot = PCH_DEV_SLOT_PCIE_1,
192 .fns = {
193 FIXED_INT_PIRQ(PCH_DEVFN_PCIE9, PCI_INT_A, PIRQ_A),
194 FIXED_INT_PIRQ(PCH_DEVFN_PCIE10, PCI_INT_B, PIRQ_B),
195 FIXED_INT_PIRQ(PCH_DEVFN_PCIE11, PCI_INT_C, PIRQ_C),
196 FIXED_INT_PIRQ(PCH_DEVFN_PCIE12, PCI_INT_D, PIRQ_D),
197 },
198 },
199 {
200 .slot = PCH_DEV_SLOT_SIO5,
201 .fns = {
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600202 /* UART0 shares an interrupt line with TSN0, so must use
203 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600204 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART0, PCI_INT_A),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600205 /* UART1 shares an interrupt line with TSN1, so must use
206 a PIRQ */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600207 FIXED_INT_ANY_PIRQ(PCH_DEVFN_UART1, PCI_INT_B),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600208 DIRECT_IRQ(PCH_DEVFN_GSPI0),
209 DIRECT_IRQ(PCH_DEVFN_GSPI1),
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600210 },
211 },
212 {
213 .slot = PCH_DEV_SLOT_ESPI,
214 .fns = {
215 ANY_PIRQ(PCH_DEVFN_HDA),
216 ANY_PIRQ(PCH_DEVFN_SMBUS),
217 ANY_PIRQ(PCH_DEVFN_GBE),
Tim Wawrzynczak82225b82021-07-09 10:23:10 -0600218 /* INTERRUPT_PIN is RO/0x01 */
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600219 FIXED_INT_ANY_PIRQ(PCH_DEVFN_TRACEHUB, PCI_INT_A),
220 },
221 },
222};
223
224static const SI_PCH_DEVICE_INTERRUPT_CONFIG *pci_irq_to_fsp(size_t *out_count)
225{
226 const struct pci_irq_entry *entry = get_cached_pci_irqs();
227 SI_PCH_DEVICE_INTERRUPT_CONFIG *config;
228 size_t pch_total = 0;
229 size_t cfg_count = 0;
230
231 if (!entry)
232 return NULL;
233
234 /* Count PCH devices */
235 while (entry) {
236 if (PCI_SLOT(entry->devfn) >= MIN_PCH_SLOT)
237 ++pch_total;
238 entry = entry->next;
239 }
240
241 /* Convert PCH device entries to FSP format */
242 config = calloc(pch_total, sizeof(*config));
243 entry = get_cached_pci_irqs();
244 while (entry) {
245 if (PCI_SLOT(entry->devfn) < MIN_PCH_SLOT) {
246 entry = entry->next;
247 continue;
248 }
249
250 config[cfg_count].Device = PCI_SLOT(entry->devfn);
251 config[cfg_count].Function = PCI_FUNC(entry->devfn);
252 config[cfg_count].IntX = (SI_PCH_INT_PIN)entry->pin;
253 config[cfg_count].Irq = entry->irq;
254 ++cfg_count;
255
256 entry = entry->next;
257 }
258
259 *out_count = cfg_count;
260
261 return config;
262}
263
Subrata Banik2871e0e2020-09-27 11:30:58 +0530264/*
265 * Chip config parameter PcieRpL1Substates uses (UPD value + 1)
266 * because UPD value of 0 for PcieRpL1Substates means disabled for FSP.
267 * In order to ensure that mainboard setting does not disable L1 substates
268 * incorrectly, chip config parameter values are offset by 1 with 0 meaning
269 * use FSP UPD default. get_l1_substate_control() ensures that the right UPD
270 * value is set in fsp_params.
271 * 0: Use FSP UPD default
272 * 1: Disable L1 substates
273 * 2: Use L1.1
274 * 3: Use L1.2 (FSP UPD default)
275 */
276static int get_l1_substate_control(enum L1_substates_control ctl)
277{
278 if ((ctl > L1_SS_L1_2) || (ctl == L1_SS_FSP_DEFAULT))
279 ctl = L1_SS_L1_2;
280 return ctl - 1;
281}
282
Subrata Banikb03cadf2021-06-09 22:19:04 +0530283__weak void mainboard_update_soc_chip_config(struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530284{
Subrata Banikb03cadf2021-06-09 22:19:04 +0530285 /* Override settings per board. */
286}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530287
Subrata Banikb03cadf2021-06-09 22:19:04 +0530288static void fill_fsps_lpss_params(FSP_S_CONFIG *s_cfg,
289 const struct soc_intel_alderlake_config *config)
290{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530291 for (int i = 0; i < CONFIG_SOC_INTEL_I2C_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530292 s_cfg->SerialIoI2cMode[i] = config->SerialIoI2cMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530293
294 for (int i = 0; i < CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX; i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530295 s_cfg->SerialIoSpiMode[i] = config->SerialIoGSpiMode[i];
296 s_cfg->SerialIoSpiCsMode[i] = config->SerialIoGSpiCsMode[i];
297 s_cfg->SerialIoSpiCsState[i] = config->SerialIoGSpiCsState[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530298 }
299
300 for (int i = 0; i < CONFIG_SOC_INTEL_UART_DEV_MAX; i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530301 s_cfg->SerialIoUartMode[i] = config->SerialIoUartMode[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530302}
303
Subrata Banikb03cadf2021-06-09 22:19:04 +0530304static void fill_fsps_cpu_params(FSP_S_CONFIG *s_cfg,
305 const struct soc_intel_alderlake_config *config)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530306{
Subrata Banik99289a82020-12-22 10:54:44 +0530307 const struct microcode *microcode_file;
308 size_t microcode_len;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530309
Subrata Banikb03cadf2021-06-09 22:19:04 +0530310 /* Locate microcode and pass to FSP-S for 2nd microcode loading */
Subrata Banik99289a82020-12-22 10:54:44 +0530311 microcode_file = cbfs_map("cpu_microcode_blob.bin", &microcode_len);
312
313 if ((microcode_file != NULL) && (microcode_len != 0)) {
314 /* Update CPU Microcode patch base address/size */
Subrata Banikc0983c92021-06-15 13:02:01 +0530315 s_cfg->MicrocodeRegionBase = (uint32_t)microcode_file;
316 s_cfg->MicrocodeRegionSize = (uint32_t)microcode_len;
Subrata Banik99289a82020-12-22 10:54:44 +0530317 }
318
Subrata Banikb03cadf2021-06-09 22:19:04 +0530319 /* Use coreboot MP PPI services if Kconfig is enabled */
320 if (CONFIG(USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI))
321 s_cfg->CpuMpPpi = (uintptr_t) mp_fill_ppi_services_data();
322}
323
324static void fill_fsps_igd_params(FSP_S_CONFIG *s_cfg,
325 const struct soc_intel_alderlake_config *config)
326{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530327 /* Load VBT before devicetree-specific config. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530328 s_cfg->GraphicsConfigPtr = (uintptr_t)vbt_get();
Subrata Banik2871e0e2020-09-27 11:30:58 +0530329
330 /* Check if IGD is present and fill Graphics init param accordingly */
Subrata Banikc0983c92021-06-15 13:02:01 +0530331 s_cfg->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_devfn_enabled(SA_DEVFN_IGD);
332 s_cfg->LidStatus = CONFIG(RUN_FSP_GOP);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530333}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530334
Subrata Banikb03cadf2021-06-09 22:19:04 +0530335static void fill_fsps_tcss_params(FSP_S_CONFIG *s_cfg,
336 const struct soc_intel_alderlake_config *config)
337{
Subrata Banikc0983c92021-06-15 13:02:01 +0530338 s_cfg->TcssAuxOri = config->TcssAuxOri;
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530339
340 /* Explicitly clear this field to avoid using defaults */
Subrata Banikc0983c92021-06-15 13:02:01 +0530341 memset(s_cfg->IomTypeCPortPadCfg, 0, sizeof(s_cfg->IomTypeCPortPadCfg));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530342
343 /*
344 * Set FSPS UPD ITbtConnectTopologyTimeoutInMs with value 0. FSP will
345 * evaluate this UPD value and skip sending command. There will be no
346 * delay for command completion.
347 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530348 s_cfg->ITbtConnectTopologyTimeoutInMs = 0;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530349
Subrata Banikb03cadf2021-06-09 22:19:04 +0530350 /* D3Hot and D3Cold for TCSS */
351 s_cfg->D3HotEnable = !config->TcssD3HotDisable;
352 s_cfg->D3ColdEnable = !config->TcssD3ColdDisable;
Bernardo Perez Priego421ce562021-06-09 09:40:31 -0700353
354 s_cfg->UsbTcPortEn = 0;
355 for (int i = 0; i < MAX_TYPE_C_PORTS; i++) {
356 /* TCSS xHCI --> Root Hub --> Type-C Port */
357 const struct device_path port_path[] = {
358 {.type = DEVICE_PATH_PCI, .pci.devfn = SA_DEVFN_TCSS_XHCI},
359 {.type = DEVICE_PATH_USB, .usb.port_type = 0, .usb.port_id = 0},
360 {.type = DEVICE_PATH_USB, .usb.port_type = 3, .usb.port_id = i} };
361 const struct device *port = find_dev_nested_path(pci_root_bus(), port_path,
362 ARRAY_SIZE(port_path));
363
364 if (is_dev_enabled(port))
365 s_cfg->UsbTcPortEn |= BIT(i);
366 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530367}
368
369static void fill_fsps_chipset_lockdown_params(FSP_S_CONFIG *s_cfg,
370 const struct soc_intel_alderlake_config *config)
371{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530372 /* Chipset Lockdown */
373 if (get_lockdown_config() == CHIPSET_LOCKDOWN_COREBOOT) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530374 s_cfg->PchLockDownGlobalSmi = 0;
375 s_cfg->PchLockDownBiosInterface = 0;
376 s_cfg->PchUnlockGpioPads = 1;
377 s_cfg->RtcMemoryLock = 0;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530378 } else {
Subrata Banikc0983c92021-06-15 13:02:01 +0530379 s_cfg->PchLockDownGlobalSmi = 1;
380 s_cfg->PchLockDownBiosInterface = 1;
381 s_cfg->PchUnlockGpioPads = 0;
382 s_cfg->RtcMemoryLock = 1;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530383 }
Tim Wawrzynczakc0e82e72021-06-17 12:42:35 -0600384
385 /* coreboot will send EOP before loading payload */
386 s_cfg->EndOfPostMessage = EOP_DISABLE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530387}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530388
Subrata Banikb03cadf2021-06-09 22:19:04 +0530389static void fill_fsps_xhci_params(FSP_S_CONFIG *s_cfg,
390 const struct soc_intel_alderlake_config *config)
391{
392 int i;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530393 /* USB */
394 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530395 s_cfg->PortUsb20Enable[i] = config->usb2_ports[i].enable;
396 s_cfg->Usb2PhyPetxiset[i] = config->usb2_ports[i].pre_emp_bias;
397 s_cfg->Usb2PhyTxiset[i] = config->usb2_ports[i].tx_bias;
398 s_cfg->Usb2PhyPredeemp[i] = config->usb2_ports[i].tx_emp_enable;
399 s_cfg->Usb2PhyPehalfbit[i] = config->usb2_ports[i].pre_emp_bit;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530400
401 if (config->usb2_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530402 s_cfg->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530403 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530404 s_cfg->Usb2OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530405 }
406
407 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530408 s_cfg->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530409 if (config->usb3_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530410 s_cfg->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530411 else
Subrata Banikc0983c92021-06-15 13:02:01 +0530412 s_cfg->Usb3OverCurrentPin[i] = OC_SKIP;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530413
414 if (config->usb3_ports[i].tx_de_emp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530415 s_cfg->Usb3HsioTxDeEmphEnable[i] = 1;
416 s_cfg->Usb3HsioTxDeEmph[i] = config->usb3_ports[i].tx_de_emp;
Subrata Banik2871e0e2020-09-27 11:30:58 +0530417 }
418 if (config->usb3_ports[i].tx_downscale_amp) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530419 s_cfg->Usb3HsioTxDownscaleAmpEnable[i] = 1;
420 s_cfg->Usb3HsioTxDownscaleAmp[i] =
Subrata Banik2871e0e2020-09-27 11:30:58 +0530421 config->usb3_ports[i].tx_downscale_amp;
422 }
423 }
424
Maulik V Vaghela69353502021-04-14 14:01:02 +0530425 for (i = 0; i < ARRAY_SIZE(config->tcss_ports); i++) {
426 if (config->tcss_ports[i].enable)
Subrata Banikc0983c92021-06-15 13:02:01 +0530427 s_cfg->CpuUsb3OverCurrentPin[i] = config->tcss_ports[i].ocpin;
Maulik V Vaghela69353502021-04-14 14:01:02 +0530428 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530429}
Maulik V Vaghela69353502021-04-14 14:01:02 +0530430
Subrata Banikb03cadf2021-06-09 22:19:04 +0530431static void fill_fsps_xdci_params(FSP_S_CONFIG *s_cfg,
432 const struct soc_intel_alderlake_config *config)
433{
Angel Ponsc7cfe0b2021-06-23 12:39:22 +0200434 s_cfg->XdciEnable = xdci_can_enable(PCH_DEVFN_USBOTG);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530435}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530436
Subrata Banikb03cadf2021-06-09 22:19:04 +0530437static void fill_fsps_uart_params(FSP_S_CONFIG *s_cfg,
438 const struct soc_intel_alderlake_config *config)
439{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530440 /* PCH UART selection for FSP Debug */
Subrata Banikc0983c92021-06-15 13:02:01 +0530441 s_cfg->SerialIoDebugUartNumber = CONFIG_UART_FOR_CONSOLE;
442 ASSERT(ARRAY_SIZE(s_cfg->SerialIoUartAutoFlow) > CONFIG_UART_FOR_CONSOLE);
443 s_cfg->SerialIoUartAutoFlow[CONFIG_UART_FOR_CONSOLE] = 0;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530444}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530445
Subrata Banikb03cadf2021-06-09 22:19:04 +0530446static void fill_fsps_sata_params(FSP_S_CONFIG *s_cfg,
447 const struct soc_intel_alderlake_config *config)
448{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530449 /* SATA */
Subrata Banikc0983c92021-06-15 13:02:01 +0530450 s_cfg->SataEnable = is_devfn_enabled(PCH_DEVFN_SATA);
451 if (s_cfg->SataEnable) {
452 s_cfg->SataMode = config->SataMode;
453 s_cfg->SataSalpSupport = config->SataSalpSupport;
454 memcpy(s_cfg->SataPortsEnable, config->SataPortsEnable,
455 sizeof(s_cfg->SataPortsEnable));
456 memcpy(s_cfg->SataPortsDevSlp, config->SataPortsDevSlp,
457 sizeof(s_cfg->SataPortsDevSlp));
Subrata Banik2871e0e2020-09-27 11:30:58 +0530458 }
459
460 /*
Subrata Banikb03cadf2021-06-09 22:19:04 +0530461 * Power Optimizer for SATA.
462 * SataPwrOptimizeDisable is default to 0.
Subrata Banik2871e0e2020-09-27 11:30:58 +0530463 * Boards not needing the optimizers explicitly disables them by setting
464 * these disable variables to 1 in devicetree overrides.
465 */
Subrata Banikc0983c92021-06-15 13:02:01 +0530466 s_cfg->SataPwrOptEnable = !(config->SataPwrOptimizeDisable);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530467 /*
468 * Enable DEVSLP Idle Timeout settings DmVal and DitoVal.
469 * SataPortsDmVal is the DITO multiplier. Default is 15.
470 * SataPortsDitoVal is the DEVSLP Idle Timeout (DITO), Default is 625ms.
471 * The default values can be changed from devicetree.
472 */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530473 for (size_t i = 0; i < ARRAY_SIZE(config->SataPortsEnableDitoConfig); i++) {
Subrata Banik2871e0e2020-09-27 11:30:58 +0530474 if (config->SataPortsEnableDitoConfig[i]) {
Subrata Banikc0983c92021-06-15 13:02:01 +0530475 s_cfg->SataPortsDmVal[i] = config->SataPortsDmVal[i];
476 s_cfg->SataPortsDitoVal[i] = config->SataPortsDitoVal[i];
Subrata Banik2871e0e2020-09-27 11:30:58 +0530477 }
478 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530479}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530480
Subrata Banikb03cadf2021-06-09 22:19:04 +0530481static void fill_fsps_thermal_params(FSP_S_CONFIG *s_cfg,
482 const struct soc_intel_alderlake_config *config)
483{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530484 /* Enable TCPU for processor thermal control */
Subrata Banikc0983c92021-06-15 13:02:01 +0530485 s_cfg->Device4Enable = is_devfn_enabled(SA_DEVFN_DPTF);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530486
487 /* Set TccActivationOffset */
Subrata Banikc0983c92021-06-15 13:02:01 +0530488 s_cfg->TccActivationOffset = config->tcc_offset;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530489}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530490
Subrata Banikb03cadf2021-06-09 22:19:04 +0530491static void fill_fsps_lan_params(FSP_S_CONFIG *s_cfg,
492 const struct soc_intel_alderlake_config *config)
493{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530494 /* LAN */
Subrata Banikc0983c92021-06-15 13:02:01 +0530495 s_cfg->PchLanEnable = is_devfn_enabled(PCH_DEVFN_GBE);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530496}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530497
Subrata Banikb03cadf2021-06-09 22:19:04 +0530498static void fill_fsps_cnvi_params(FSP_S_CONFIG *s_cfg,
499 const struct soc_intel_alderlake_config *config)
500{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530501 /* CNVi */
Subrata Banikc0983c92021-06-15 13:02:01 +0530502 s_cfg->CnviMode = is_devfn_enabled(PCH_DEVFN_CNVI_WIFI);
503 s_cfg->CnviBtCore = config->CnviBtCore;
504 s_cfg->CnviBtAudioOffload = config->CnviBtAudioOffload;
Cliff Huangbc1941f2021-02-10 17:41:41 -0800505 /* Assert if CNVi BT is enabled without CNVi being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530506 assert(s_cfg->CnviMode || !s_cfg->CnviBtCore);
Cliff Huangbc1941f2021-02-10 17:41:41 -0800507 /* Assert if CNVi BT offload is enabled without CNVi BT being enabled. */
Subrata Banikc0983c92021-06-15 13:02:01 +0530508 assert(s_cfg->CnviBtCore || !s_cfg->CnviBtAudioOffload);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530509}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530510
Subrata Banikb03cadf2021-06-09 22:19:04 +0530511static void fill_fsps_vmd_params(FSP_S_CONFIG *s_cfg,
512 const struct soc_intel_alderlake_config *config)
513{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530514 /* VMD */
Subrata Banikc0983c92021-06-15 13:02:01 +0530515 s_cfg->VmdEnable = is_devfn_enabled(SA_DEVFN_VMD);
Subrata Banikb03cadf2021-06-09 22:19:04 +0530516}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530517
Subrata Banikb03cadf2021-06-09 22:19:04 +0530518static void fill_fsps_thc_params(FSP_S_CONFIG *s_cfg,
519 const struct soc_intel_alderlake_config *config)
520{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530521 /* THC */
Subrata Banikc0983c92021-06-15 13:02:01 +0530522 s_cfg->ThcPort0Assignment = is_devfn_enabled(PCH_DEVFN_THC0) ? THC_0 : THC_NONE;
523 s_cfg->ThcPort1Assignment = is_devfn_enabled(PCH_DEVFN_THC1) ? THC_1 : THC_NONE;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530524}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530525
Subrata Banikb03cadf2021-06-09 22:19:04 +0530526static void fill_fsps_tbt_params(FSP_S_CONFIG *s_cfg,
527 const struct soc_intel_alderlake_config *config)
528{
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700529 /* USB4/TBT */
Subrata Banikb03cadf2021-06-09 22:19:04 +0530530 for (int i = 0; i < ARRAY_SIZE(s_cfg->ITbtPcieRootPortEn); i++)
Subrata Banikc0983c92021-06-15 13:02:01 +0530531 s_cfg->ITbtPcieRootPortEn[i] = is_devfn_enabled(SA_DEVFN_TBT(i));
Subrata Banikb03cadf2021-06-09 22:19:04 +0530532}
Bernardo Perez Priego095f97b2021-05-18 18:39:19 -0700533
Subrata Banikb03cadf2021-06-09 22:19:04 +0530534static void fill_fsps_8254_params(FSP_S_CONFIG *s_cfg,
535 const struct soc_intel_alderlake_config *config)
536{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530537 /* Legacy 8254 timer support */
Sean Rhodesbc35bed2021-07-13 13:36:28 +0100538 bool use_8254 = get_uint_option("legacy_8254_timer", CONFIG(USE_LEGACY_8254_TIMER));
539 s_cfg->Enable8254ClockGating = !use_8254;
540 s_cfg->Enable8254ClockGatingOnS3 = !use_8254;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530541}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530542
Subrata Banikb03cadf2021-06-09 22:19:04 +0530543static void fill_fsps_storage_params(FSP_S_CONFIG *s_cfg,
544 const struct soc_intel_alderlake_config *config)
545{
Subrata Banik2871e0e2020-09-27 11:30:58 +0530546 /* Enable Hybrid storage auto detection */
Subrata Banikc0983c92021-06-15 13:02:01 +0530547 s_cfg->HybridStorageMode = config->HybridStorageMode;
Subrata Banikb03cadf2021-06-09 22:19:04 +0530548}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530549
Subrata Banikb03cadf2021-06-09 22:19:04 +0530550static void fill_fsps_pcie_params(FSP_S_CONFIG *s_cfg,
551 const struct soc_intel_alderlake_config *config)
552{
553 uint32_t enable_mask = pcie_rp_enable_mask(get_pch_pcie_rp_table());
554 for (int i = 0; i < CONFIG_MAX_PCH_ROOT_PORTS; i++) {
Eric Lai5b302b22020-12-05 16:49:43 +0800555 if (!(enable_mask & BIT(i)))
556 continue;
557 const struct pcie_rp_config *rp_cfg = &config->pch_pcie_rp[i];
Subrata Banikc0983c92021-06-15 13:02:01 +0530558 s_cfg->PcieRpL1Substates[i] =
Eric Lai5b302b22020-12-05 16:49:43 +0800559 get_l1_substate_control(rp_cfg->PcieRpL1Substates);
Subrata Banikc0983c92021-06-15 13:02:01 +0530560 s_cfg->PcieRpLtrEnable[i] = !!(rp_cfg->flags & PCIE_RP_LTR);
561 s_cfg->PcieRpAdvancedErrorReporting[i] = !!(rp_cfg->flags & PCIE_RP_AER);
562 s_cfg->PcieRpHotPlug[i] = !!(rp_cfg->flags & PCIE_RP_HOTPLUG);
563 s_cfg->PcieRpClkReqDetect[i] = !!(rp_cfg->flags & PCIE_RP_CLK_REQ_DETECT);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530564 }
Subrata Banikb03cadf2021-06-09 22:19:04 +0530565}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530566
Subrata Banikb03cadf2021-06-09 22:19:04 +0530567static void fill_fsps_misc_power_params(FSP_S_CONFIG *s_cfg,
568 const struct soc_intel_alderlake_config *config)
569{
570 /*
571 * Power Optimizer for DMI
572 * DmiPwrOptimizeDisable is default to 0.
573 * Boards not needing the optimizers explicitly disables them by setting
574 * these disable variables to 1 in devicetree overrides.
575 */
576 s_cfg->PchPwrOptEnable = !(config->DmiPwrOptimizeDisable);
Subrata Banikc0983c92021-06-15 13:02:01 +0530577 s_cfg->PmSupport = 1;
578 s_cfg->Hwp = 1;
579 s_cfg->Cx = 1;
580 s_cfg->PsOnEnable = 1;
V Sowmya844dcb32021-06-21 10:03:53 +0530581 /* Enable the energy efficient turbo mode */
582 s_cfg->EnergyEfficientTurbo = 1;
V Sowmyaaf429062021-06-21 10:23:33 +0530583 s_cfg->PkgCStateLimit = LIMIT_AUTO;
Subrata Banik6f1cb402021-06-09 22:11:12 +0530584}
Subrata Banik2871e0e2020-09-27 11:30:58 +0530585
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600586static void fill_fsps_irq_params(FSP_S_CONFIG *s_cfg,
587 const struct soc_intel_alderlake_config *config)
588{
589 if (!assign_pci_irqs(irq_constraints, ARRAY_SIZE(irq_constraints)))
590 die("ERROR: Unable to assign PCI IRQs, and no _PRT table available\n");
591
592 size_t pch_count = 0;
593 const SI_PCH_DEVICE_INTERRUPT_CONFIG *upd_irqs = pci_irq_to_fsp(&pch_count);
594
595 s_cfg->DevIntConfigPtr = (UINT32)((uintptr_t)upd_irqs);
596 s_cfg->NumOfDevIntConfig = pch_count;
597 printk(BIOS_INFO, "IRQ: Using dynamically assigned PCI IO-APIC IRQs\n");
598}
599
V Sowmya418d37e2021-06-21 08:47:17 +0530600static void fill_fsps_fivr_params(FSP_S_CONFIG *s_cfg,
601 const struct soc_intel_alderlake_config *config)
602{
603 /* PCH FIVR settings override */
604 if (!config->ext_fivr_settings.configure_ext_fivr)
605 return;
606
607 s_cfg->PchFivrExtV1p05RailEnabledStates =
608 config->ext_fivr_settings.v1p05_enable_bitmap;
609
610 s_cfg->PchFivrExtV1p05RailSupportedVoltageStates =
611 config->ext_fivr_settings.v1p05_supported_voltage_bitmap;
612
613 s_cfg->PchFivrExtVnnRailEnabledStates =
614 config->ext_fivr_settings.vnn_enable_bitmap;
615
616 s_cfg->PchFivrExtVnnRailSupportedVoltageStates =
617 config->ext_fivr_settings.vnn_supported_voltage_bitmap;
618
619 s_cfg->PchFivrExtVnnRailSxEnabledStates =
620 config->ext_fivr_settings.vnn_enable_bitmap;
621
622 /* Convert the voltages to increments of 2.5mv */
623 s_cfg->PchFivrExtV1p05RailVoltage =
624 (config->ext_fivr_settings.v1p05_voltage_mv * 10) / 25;
625
626 s_cfg->PchFivrExtVnnRailVoltage =
627 (config->ext_fivr_settings.vnn_voltage_mv * 10) / 25;
628
629 s_cfg->PchFivrExtVnnRailSxVoltage =
630 (config->ext_fivr_settings.vnn_sx_voltage_mv * 10 / 25);
631
632 s_cfg->PchFivrExtV1p05RailIccMaximum =
633 config->ext_fivr_settings.v1p05_icc_max_ma;
634
635 s_cfg->PchFivrExtVnnRailIccMaximum =
636 config->ext_fivr_settings.vnn_icc_max_ma;
637}
638
Subrata Banik6f1cb402021-06-09 22:11:12 +0530639static void arch_silicon_init_params(FSPS_ARCH_UPD *s_arch_cfg)
640{
641 /* EnableMultiPhaseSiliconInit for running MultiPhaseSiInit */
642 s_arch_cfg->EnableMultiPhaseSiliconInit = 1;
643}
644
Subrata Banikb03cadf2021-06-09 22:19:04 +0530645static void soc_silicon_init_params(FSP_S_CONFIG *s_cfg,
646 struct soc_intel_alderlake_config *config)
647{
648 /* Override settings per board if required. */
649 mainboard_update_soc_chip_config(config);
650
V Sowmya6464c2a2021-06-25 10:20:25 +0530651 const void (*fill_fsps_params[])(FSP_S_CONFIG *s_cfg,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530652 const struct soc_intel_alderlake_config *config) = {
653 fill_fsps_lpss_params,
654 fill_fsps_cpu_params,
655 fill_fsps_igd_params,
656 fill_fsps_tcss_params,
657 fill_fsps_chipset_lockdown_params,
658 fill_fsps_xhci_params,
659 fill_fsps_xdci_params,
660 fill_fsps_uart_params,
661 fill_fsps_sata_params,
662 fill_fsps_thermal_params,
663 fill_fsps_lan_params,
664 fill_fsps_cnvi_params,
665 fill_fsps_vmd_params,
666 fill_fsps_thc_params,
667 fill_fsps_tbt_params,
668 fill_fsps_8254_params,
669 fill_fsps_storage_params,
670 fill_fsps_pcie_params,
671 fill_fsps_misc_power_params,
Tim Wawrzynczak43607e42021-05-18 09:04:42 -0600672 fill_fsps_irq_params,
V Sowmya418d37e2021-06-21 08:47:17 +0530673 fill_fsps_fivr_params,
Subrata Banikb03cadf2021-06-09 22:19:04 +0530674 };
675
676 for (size_t i = 0; i < ARRAY_SIZE(fill_fsps_params); i++)
677 fill_fsps_params[i](s_cfg, config);
678}
679
Subrata Banik6f1cb402021-06-09 22:11:12 +0530680/* UPD parameters to be initialized before SiliconInit */
681void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
682{
683 struct soc_intel_alderlake_config *config;
Subrata Banikc0983c92021-06-15 13:02:01 +0530684 FSP_S_CONFIG *s_cfg = &supd->FspsConfig;
Subrata Banik6f1cb402021-06-09 22:11:12 +0530685 FSPS_ARCH_UPD *s_arch_cfg = &supd->FspsArchUpd;
686
687 config = config_of_soc();
Subrata Banik6f1cb402021-06-09 22:11:12 +0530688 arch_silicon_init_params(s_arch_cfg);
Subrata Banikc0983c92021-06-15 13:02:01 +0530689 soc_silicon_init_params(s_cfg, config);
690 mainboard_silicon_init_params(s_cfg);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530691}
692
Subrata Banik2871e0e2020-09-27 11:30:58 +0530693/*
694 * Callbacks for SoC/Mainboard specific overrides for FspMultiPhaseSiInit
695 * This platform supports below MultiPhaseSIInit Phase(s):
696 * Phase | FSP return point | Purpose
697 * ------- + ------------------------------------------------ + -------------------------------
698 * 1 | After TCSS initialization completed | for TCSS specific init
699 */
700void platform_fsp_multi_phase_init_cb(uint32_t phase_index)
701{
702 switch (phase_index) {
703 case 1:
704 /* TCSS specific initialization here */
Deepti Deshatty8e7facf2021-05-12 17:45:37 +0530705 printk(BIOS_DEBUG, "FSP MultiPhaseSiInit %s/%s called\n",
706 __FILE__, __func__);
707
708 if (CONFIG(SOC_INTEL_COMMON_BLOCK_TCSS)) {
709 const config_t *config = config_of_soc();
710 tcss_configure(config->typec_aux_bias_pads);
711 }
Subrata Banik2871e0e2020-09-27 11:30:58 +0530712 break;
713 default:
714 break;
715 }
716}
717
718/* Mainboard GPIO Configuration */
Subrata Banikc0983c92021-06-15 13:02:01 +0530719__weak void mainboard_silicon_init_params(FSP_S_CONFIG *s_cfg)
Subrata Banik2871e0e2020-09-27 11:30:58 +0530720{
721 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
722}