blob: a8c14c96bb79bc6ce980ec681c99391422bdaa65 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer8e073822012-04-04 00:07:22 +02002
3#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
4#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
5
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Aaron Durbin340898f2016-07-13 23:22:28 -05007
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07008/* PCH types */
9#define PCH_TYPE_CPT 0x1c /* CougarPoint */
10#define PCH_TYPE_PPT 0x1e /* IvyBridge */
11
Stefan Reinauer8e073822012-04-04 00:07:22 +020012/* PCH stepping values for LPC device */
13#define PCH_STEP_A0 0
14#define PCH_STEP_A1 1
15#define PCH_STEP_B0 2
16#define PCH_STEP_B1 3
17#define PCH_STEP_B2 4
18#define PCH_STEP_B3 5
19
20/*
21 * It does not matter where we put the SMBus I/O base, as long as we
22 * keep it consistent and don't interfere with other devices. Stage2
23 * will relocate this anyways.
24 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
25 * again. But handling static BARs is a generic problem that should be
26 * solved in the device allocator.
27 */
28#define SMBUS_IO_BASE 0x0400
29#define SMBUS_SLAVE_ADDR 0x24
30/* TODO Make sure these don't get changed by stage2 */
31#define DEFAULT_GPIOBASE 0x0480
32#define DEFAULT_PMBASE 0x0500
33
Arthur Heymans1f2ae912018-06-12 23:48:30 +020034#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020035
Julius Wernercd49cce2019-03-05 16:53:33 -080036#if CONFIG(SOUTHBRIDGE_INTEL_BD82X6X)
Aaron Durbinb0f81512016-07-25 21:31:41 -050037#define CROS_GPIO_DEVICE_NAME "CougarPoint"
Julius Wernercd49cce2019-03-05 16:53:33 -080038#elif CONFIG(SOUTHBRIDGE_INTEL_C216)
Aaron Durbinb0f81512016-07-25 21:31:41 -050039#define CROS_GPIO_DEVICE_NAME "PantherPoint"
40#endif
41
Stefan Reinauer8e073822012-04-04 00:07:22 +020042#ifndef __ACPI__
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030043
Stefan Reinauer8e073822012-04-04 00:07:22 +020044int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070045int pch_silicon_type(void);
46int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020047void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030048
Stefan Reinauer8e073822012-04-04 00:07:22 +020049void enable_usb_bar(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030050
51#if ENV_ROMSTAGE
Martin Rothff744bf2019-10-23 21:46:03 -060052int smbus_read_byte(unsigned int device, unsigned int address);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030053#endif
54
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020055void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020056void southbridge_configure_default_intmap(void);
Nico Huberff4025c2018-01-14 12:34:43 +010057void southbridge_rcba_config(void);
Arthur Heymans9c538342019-11-12 16:42:33 +010058/* Optional mainboard hook to do additional configuration
59 on the RCBA config space. It is called after the raminit. */
60void mainboard_late_rcba_config(void);
Arthur Heymans2b28a162019-11-12 17:21:08 +010061/* Optional mainboard hook to do additional LPC configuration
62 or to override what is set up by default. */
63void mainboard_pch_lpc_setup(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020064void early_pch_init_native(void);
Patrick Rudolph45d4b172019-03-24 12:27:31 +010065void early_pch_init(void);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010066void early_pch_init_native_dmi_pre(void);
67void early_pch_init_native_dmi_post(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020068
69struct southbridge_usb_port
70{
71 int enabled;
72 int current;
73 int oc_pin;
74};
75
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030076void pch_enable(struct device *dev);
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020077extern const struct southbridge_usb_port mainboard_usb_ports[14];
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020078
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030079void early_usb_init(const struct southbridge_usb_port *portmap);
Stefan Reinauer8e073822012-04-04 00:07:22 +020080
Patrick Rudolph87b5ff02017-05-28 13:57:04 +020081/* PM I/O Space */
82#define UPRWC 0x3c
83#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
84
Stefan Reinauer8e073822012-04-04 00:07:22 +020085/* PCI Configuration Space (D30:F0): PCI2PCI */
86#define PSTS 0x06
87#define SMLT 0x1b
88#define SECSTS 0x1e
89#define INTR 0x3c
Stefan Reinauer8e073822012-04-04 00:07:22 +020090
91#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
92#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -070093#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +020094#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
95#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +010096#define PCH_IOAPIC_PCI_BUS 250
97#define PCH_IOAPIC_PCI_SLOT 31
98#define PCH_HPET_PCI_BUS 250
99#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200100
101/* PCI Configuration Space (D31:F0): LPC */
102#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
103#define SERIRQ_CNTL 0x64
104
105#define GEN_PMCON_1 0xa0
106#define GEN_PMCON_2 0xa2
107#define GEN_PMCON_3 0xa4
Patrick Rudolphc3686202017-05-03 17:50:00 +0200108#define GEN_PMCON_LOCK 0xa6
Stefan Reinauer8e073822012-04-04 00:07:22 +0200109#define ETR3 0xac
110#define ETR3_CWORWRE (1 << 18)
111#define ETR3_CF9GR (1 << 20)
Patrick Rudolph7565cf12017-05-03 18:38:21 +0200112#define ETR3_CF9LOCK (1 << 31)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200113
114/* GEN_PMCON_3 bits */
115#define RTC_BATTERY_DEAD (1 << 2)
116#define RTC_POWER_FAILED (1 << 1)
117#define SLEEP_AFTER_POWER_FAIL (1 << 0)
118
119#define PMBASE 0x40
120#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200121#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200122#define BIOS_CNTL 0xDC
123#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
124#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200125
Stefan Reinauer8e073822012-04-04 00:07:22 +0200126#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200127#define GPI_DISABLE 0x00
128#define GPI_IS_SMI 0x01
129#define GPI_IS_SCI 0x02
130#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200131
132#define PIRQA_ROUT 0x60
133#define PIRQB_ROUT 0x61
134#define PIRQC_ROUT 0x62
135#define PIRQD_ROUT 0x63
136#define PIRQE_ROUT 0x68
137#define PIRQF_ROUT 0x69
138#define PIRQG_ROUT 0x6A
139#define PIRQH_ROUT 0x6B
140
Nico Huberb2dae792015-10-26 12:34:02 +0100141#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
142#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
143
Stefan Reinauer8e073822012-04-04 00:07:22 +0200144#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
145#define LPC_EN 0x82 /* LPC IF Enables Register */
146#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
147#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
148#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
149#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
150#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
151#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
152#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
153#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
154#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
155#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
156#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
157#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
158#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
159#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Peter Lemenkov9b7ae2f2018-10-09 13:09:07 +0200160#define LGMR 0x98 /* LPC Generic Memory Range */
161#define BIOS_DEC_EN1 0xd8 /* BIOS Decode Enable */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200162
163/* PCI Configuration Space (D31:F1): IDE */
164#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
165#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
166#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200167#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
168#define IDE_DECODE_ENABLE (1 << 15)
169#define IDE_SITRE (1 << 14)
170#define IDE_ISP_5_CLOCKS (0 << 12)
171#define IDE_ISP_4_CLOCKS (1 << 12)
172#define IDE_ISP_3_CLOCKS (2 << 12)
173#define IDE_RCT_4_CLOCKS (0 << 8)
174#define IDE_RCT_3_CLOCKS (1 << 8)
175#define IDE_RCT_2_CLOCKS (2 << 8)
176#define IDE_RCT_1_CLOCKS (3 << 8)
177#define IDE_DTE1 (1 << 7)
178#define IDE_PPE1 (1 << 6)
179#define IDE_IE1 (1 << 5)
180#define IDE_TIME1 (1 << 4)
181#define IDE_DTE0 (1 << 3)
182#define IDE_PPE0 (1 << 2)
183#define IDE_IE0 (1 << 1)
184#define IDE_TIME0 (1 << 0)
185#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
186
187#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
188#define IDE_SSDE1 (1 << 3)
189#define IDE_SSDE0 (1 << 2)
190#define IDE_PSDE1 (1 << 1)
191#define IDE_PSDE0 (1 << 0)
192
193#define IDE_SDMA_TIM 0x4a
194
195#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
196#define SIG_MODE_SEC_NORMAL (0 << 18)
197#define SIG_MODE_SEC_TRISTATE (1 << 18)
198#define SIG_MODE_SEC_DRIVELOW (2 << 18)
199#define SIG_MODE_PRI_NORMAL (0 << 16)
200#define SIG_MODE_PRI_TRISTATE (1 << 16)
201#define SIG_MODE_PRI_DRIVELOW (2 << 16)
202#define FAST_SCB1 (1 << 15)
203#define FAST_SCB0 (1 << 14)
204#define FAST_PCB1 (1 << 13)
205#define FAST_PCB0 (1 << 12)
206#define SCB1 (1 << 3)
207#define SCB0 (1 << 2)
208#define PCB1 (1 << 1)
209#define PCB0 (1 << 0)
210
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700211#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
212#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200213#define SATA_SP 0xd0 /* Scratchpad */
214
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700215/* SATA IOBP Registers */
216#define SATA_IOBP_SP0G3IR 0xea000151
217#define SATA_IOBP_SP1G3IR 0xea000051
218
Stefan Reinauer8e073822012-04-04 00:07:22 +0200219/* PCI Configuration Space (D31:F3): SMBus */
220#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
221#define SMB_BASE 0x20
222#define HOSTC 0x40
Stefan Reinauer8e073822012-04-04 00:07:22 +0200223
224/* HOSTC bits */
225#define I2C_EN (1 << 2)
226#define SMB_SMI_EN (1 << 1)
227#define HST_EN (1 << 0)
228
Stefan Reinauer8e073822012-04-04 00:07:22 +0200229/* Southbridge IO BARs */
230
231#define GPIOBASE 0x48
232
233#define PMBASE 0x40
234
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200235#define CIR0 0x0050 /* 32bit */
236#define TCLOCKDN (1u << 31)
Arthur Heymans58a89532018-06-12 22:58:19 +0200237
238#define RCTCL 0x0100 /* 32bit */
239#define ESD 0x0104 /* 32bit */
240#define ULD 0x0110 /* 32bit */
241#define ULBA 0x0118 /* 64bit */
242
243#define RP1D 0x0120 /* 32bit */
244#define RP1BA 0x0128 /* 64bit */
245#define RP2D 0x0130 /* 32bit */
246#define RP2BA 0x0138 /* 64bit */
247#define RP3D 0x0140 /* 32bit */
248#define RP3BA 0x0148 /* 64bit */
249#define RP4D 0x0150 /* 32bit */
250#define RP4BA 0x0158 /* 64bit */
251#define HDD 0x0160 /* 32bit */
252#define HDBA 0x0168 /* 64bit */
253#define RP5D 0x0170 /* 32bit */
254#define RP5BA 0x0178 /* 64bit */
255#define RP6D 0x0180 /* 32bit */
256#define RP6BA 0x0188 /* 64bit */
257
258#define RPC 0x0400 /* 32bit */
259#define RPFN 0x0404 /* 32bit */
260
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200261#define CIR2 0x900 /* 16bit */
262#define CIR3 0x1100 /* 16bit */
263#define UPDCR 0x1114 /* 32bit */
264
Arthur Heymans58a89532018-06-12 22:58:19 +0200265/* Root Port configuratinon space hide */
266#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
267/* Get the function number assigned to a Root Port */
268#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
269/* Set the function number for a Root Port */
270#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
271/* Root Port function number mask */
272#define RPFN_FNMASK(port) (7 << ((port) * 4))
273
274#define TRSR 0x1e00 /* 8bit */
275#define TRCR 0x1e10 /* 64bit */
276#define TWDR 0x1e18 /* 64bit */
277
278#define IOTR0 0x1e80 /* 64bit */
279#define IOTR1 0x1e88 /* 64bit */
280#define IOTR2 0x1e90 /* 64bit */
281#define IOTR3 0x1e98 /* 64bit */
282
Patrick Rudolphbf743502019-03-25 17:05:20 +0100283#define VCNEGPND 2
284
Arthur Heymans58a89532018-06-12 22:58:19 +0200285#define TCTL 0x3000 /* 8bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200286
287#define NOINT 0
288#define INTA 1
289#define INTB 2
290#define INTC 3
291#define INTD 4
292
293#define DIR_IDR 12 /* Interrupt D Pin Offset */
294#define DIR_ICR 8 /* Interrupt C Pin Offset */
295#define DIR_IBR 4 /* Interrupt B Pin Offset */
296#define DIR_IAR 0 /* Interrupt A Pin Offset */
297
298#define PIRQA 0
299#define PIRQB 1
300#define PIRQC 2
301#define PIRQD 3
302#define PIRQE 4
303#define PIRQF 5
304#define PIRQG 6
305#define PIRQH 7
306
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200307/* DMI control */
308#define V0CTL 0x2014 /* 32bit */
309#define V0STS 0x201a /* 16bit */
310#define V1CTL 0x2020 /* 32bit */
311#define V1STS 0x2026 /* 16bit */
312#define CIR31 0x2030 /* 32bit */
313#define CIR32 0x2040 /* 32bit */
314#define CIR1 0x2088 /* 32bit */
315#define REC 0x20ac /* 32bit */
316#define LCAP 0x21a4 /* 32bit */
317#define LCTL 0x21a8 /* 16bit */
318#define LSTS 0x21aa /* 16bit */
319#define DLCTL2 0x21b0 /* 16bit */
320#define DMIC 0x2234 /* 32bit */
321#define CIR30 0x2238 /* 32bit */
322#define CIR5 0x228c /* 32bit */
323#define DMC 0x2304 /* 32bit */
324#define CIR6 0x2314 /* 32bit */
325#define CIR9 0x2320 /* 32bit */
326#define DMC2 0x2324 /* 32bit - name guessed */
327
Stefan Reinauer8e073822012-04-04 00:07:22 +0200328/* IO Buffer Programming */
329#define IOBPIRI 0x2330
330#define IOBPD 0x2334
331#define IOBPS 0x2338
332#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
333#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
334#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
335
Arthur Heymans58a89532018-06-12 22:58:19 +0200336#define D31IP 0x3100 /* 32bit */
337#define D31IP_TTIP 24 /* Thermal Throttle Pin */
338#define D31IP_SIP2 20 /* SATA Pin 2 */
339#define D31IP_SMIP 12 /* SMBUS Pin */
340#define D31IP_SIP 8 /* SATA Pin */
341#define D30IP 0x3104 /* 32bit */
342#define D30IP_PIP 0 /* PCI Bridge Pin */
343#define D29IP 0x3108 /* 32bit */
344#define D29IP_E1P 0 /* EHCI #1 Pin */
345#define D28IP 0x310c /* 32bit */
346#define D28IP_P8IP 28 /* PCI Express Port 8 */
347#define D28IP_P7IP 24 /* PCI Express Port 7 */
348#define D28IP_P6IP 20 /* PCI Express Port 6 */
349#define D28IP_P5IP 16 /* PCI Express Port 5 */
350#define D28IP_P4IP 12 /* PCI Express Port 4 */
351#define D28IP_P3IP 8 /* PCI Express Port 3 */
352#define D28IP_P2IP 4 /* PCI Express Port 2 */
353#define D28IP_P1IP 0 /* PCI Express Port 1 */
354#define D27IP 0x3110 /* 32bit */
355#define D27IP_ZIP 0 /* HD Audio Pin */
356#define D26IP 0x3114 /* 32bit */
357#define D26IP_E2P 0 /* EHCI #2 Pin */
358#define D25IP 0x3118 /* 32bit */
359#define D25IP_LIP 0 /* GbE LAN Pin */
360#define D22IP 0x3124 /* 32bit */
361#define D22IP_KTIP 12 /* KT Pin */
362#define D22IP_IDERIP 8 /* IDE-R Pin */
363#define D22IP_MEI2IP 4 /* MEI #2 Pin */
364#define D22IP_MEI1IP 0 /* MEI #1 Pin */
365#define D20IP 0x3128 /* 32bit */
366#define D20IP_XHCIIP 0
367#define D31IR 0x3140 /* 16bit */
368#define D30IR 0x3142 /* 16bit */
369#define D29IR 0x3144 /* 16bit */
370#define D28IR 0x3146 /* 16bit */
371#define D27IR 0x3148 /* 16bit */
372#define D26IR 0x314c /* 16bit */
373#define D25IR 0x3150 /* 16bit */
374#define D22IR 0x315c /* 16bit */
375#define D20IR 0x3160 /* 16bit */
376#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700377#define SOFT_RESET_CTRL 0x38f4
378#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200379
Arthur Heymans58a89532018-06-12 22:58:19 +0200380#define DIR_ROUTE(x,a,b,c,d) \
381 RCBA16(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
382 ((b) << DIR_IBR) | ((a) << DIR_IAR))
383
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200384#define PRSTS 0x3310 /* 32bit */
385#define CIR7 0x3314 /* 32bit */
386#define PM_CFG 0x3318 /* 32bit */
387#define CIR8 0x3324 /* 32bit */
388#define CIR10 0x3340 /* 32bit */
389#define CIR11 0x3344 /* 32bit */
390#define CIR12 0x3360 /* 32bit */
391#define CIR14 0x3368 /* 32bit */
392#define CIR15 0x3378 /* 32bit */
393#define CIR13 0x337c /* 32bit */
394#define CIR16 0x3388 /* 32bit */
395#define CIR18 0x3390 /* 32bit */
396#define CIR17 0x33a0 /* 32bit */
397#define CIR23 0x33b0 /* 32bit */
398#define CIR19 0x33c0 /* 32bit */
399#define PMSYNC_CFG 0x33c8 /* 32bit */
400#define CIR20 0x33cc /* 32bit */
401#define CIR21 0x33d0 /* 32bit */
402#define CIR22 0x33d4 /* 32bit */
403
Arthur Heymans58a89532018-06-12 22:58:19 +0200404#define RC 0x3400 /* 32bit */
405#define HPTC 0x3404 /* 32bit */
406#define GCS 0x3410 /* 32bit */
407#define BUC 0x3414 /* 32bit */
408#define PCH_DISABLE_GBE (1 << 5)
409#define FD 0x3418 /* 32bit */
410#define DISPBDF 0x3424 /* 16bit */
411#define FD2 0x3428 /* 32bit */
412#define CG 0x341c /* 32bit */
413
414/* Function Disable 1 RCBA 0x3418 */
415#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
416#define PCH_DISABLE_P2P (1 << 1)
417#define PCH_DISABLE_SATA1 (1 << 2)
418#define PCH_DISABLE_SMBUS (1 << 3)
419#define PCH_DISABLE_HD_AUDIO (1 << 4)
420#define PCH_DISABLE_EHCI2 (1 << 13)
421#define PCH_DISABLE_LPC (1 << 14)
422#define PCH_DISABLE_EHCI1 (1 << 15)
423#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
424#define PCH_DISABLE_THERMAL (1 << 24)
425#define PCH_DISABLE_SATA2 (1 << 25)
426#define PCH_DISABLE_XHCI (1 << 27)
427
428/* Function Disable 2 RCBA 0x3428 */
429#define PCH_DISABLE_KT (1 << 4)
430#define PCH_DISABLE_IDER (1 << 3)
431#define PCH_DISABLE_MEI2 (1 << 2)
432#define PCH_DISABLE_MEI1 (1 << 1)
433#define PCH_ENABLE_DBDF (1 << 0)
434
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200435/* USB Initialization Registers[13:0] */
436#define USBIR0 0x3500 /* 32bit */
437#define USBIR1 0x3504 /* 32bit */
438#define USBIR2 0x3508 /* 32bit */
439#define USBIR3 0x350c /* 32bit */
440#define USBIR4 0x3510 /* 32bit */
441#define USBIR5 0x3514 /* 32bit */
442#define USBIR6 0x3518 /* 32bit */
443#define USBIR7 0x351c /* 32bit */
444#define USBIR8 0x3520 /* 32bit */
445#define USBIR9 0x3524 /* 32bit */
446#define USBIR10 0x3528 /* 32bit */
447#define USBIR11 0x352c /* 32bit */
448#define USBIR12 0x3530 /* 32bit */
449#define USBIR13 0x3534 /* 32bit */
450
451/* Miscellaneous Control Register */
452#define MISCCTL 0x3590 /* 32bit */
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100453/* USB Port Disable Override */
454#define USBPDO 0x359c /* 32bit */
455/* USB Overcurrent MAP Register */
456#define USBOCM1 0x35a0 /* 32bit */
457#define USBOCM2 0x35a4 /* 32bit */
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200458/* Rate Matching Hub Wake Control Register */
459#define RMHWKCTL 0x35b0 /* 32bit */
460
461#define CIR24 0x3a28 /* 32bit */
462#define CIR25 0x3a2c /* 32bit */
463#define CIR26 0x3a6c /* 32bit */
464#define CIR27 0x3a80 /* 32bit */
465#define CIR28 0x3a84 /* 32bit */
466#define CIR29 0x3a88 /* 32bit */
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100467
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200468/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200469#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200470#define XUSB2PRM 0xd4 /* 32bit */
471#define USB3PRM 0xdc /* 32bit */
472
Stefan Reinauer8e073822012-04-04 00:07:22 +0200473/* ICH7 PMBASE */
474#define PM1_STS 0x00
475#define WAK_STS (1 << 15)
476#define PCIEXPWAK_STS (1 << 14)
477#define PRBTNOR_STS (1 << 11)
478#define RTC_STS (1 << 10)
479#define PWRBTN_STS (1 << 8)
480#define GBL_STS (1 << 5)
481#define BM_STS (1 << 4)
482#define TMROF_STS (1 << 0)
483#define PM1_EN 0x02
484#define PCIEXPWAK_DIS (1 << 14)
485#define RTC_EN (1 << 10)
486#define PWRBTN_EN (1 << 8)
487#define GBL_EN (1 << 5)
488#define TMROF_EN (1 << 0)
489#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200490#define GBL_RLS (1 << 2)
491#define BM_RLD (1 << 1)
492#define SCI_EN (1 << 0)
493#define PM1_TMR 0x08
494#define PROC_CNT 0x10
495#define LV2 0x14
496#define LV3 0x15
497#define LV4 0x16
498#define PM2_CNT 0x50 // mobile only
499#define GPE0_STS 0x20
500#define PME_B0_STS (1 << 13)
501#define PME_STS (1 << 11)
502#define BATLOW_STS (1 << 10)
503#define PCI_EXP_STS (1 << 9)
504#define RI_STS (1 << 8)
505#define SMB_WAK_STS (1 << 7)
506#define TCOSCI_STS (1 << 6)
507#define SWGPE_STS (1 << 2)
508#define HOT_PLUG_STS (1 << 1)
509#define GPE0_EN 0x28
510#define PME_B0_EN (1 << 13)
511#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700512#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200513#define SMI_EN 0x30
514#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
515#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
516#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
517#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
518#define MCSMI_EN (1 << 11) // Trap microcontroller range access
519#define BIOS_RLS (1 << 7) // asserts SCI on bit set
520#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
521#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
522#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
523#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
524#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
525#define EOS (1 << 1) // End of SMI (deassert SMI#)
526#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
527#define SMI_STS 0x34
528#define ALT_GP_SMI_EN 0x38
529#define ALT_GP_SMI_STS 0x3a
530#define GPE_CNTL 0x42
531#define DEVACT_STS 0x44
532#define SS_CNT 0x50
533#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700534#define TCO1_STS 0x64
Patrick Rudolph48b24252018-07-27 18:58:06 +0200535#define TCO1_TIMEOUT (1 << 3)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700536#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700537#define TCO2_STS 0x66
Patrick Rudolph48b24252018-07-27 18:58:06 +0200538#define SECOND_TO_STS (1 << 1)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200539#define TCO1_CNT 0x68
Patrick Rudolph48b24252018-07-27 18:58:06 +0200540#define TCO_TMR_HLT (1 << 11)
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200541#define TCO_LOCK (1 << 12)
542#define TCO2_CNT 0x6a
Stefan Reinauer8e073822012-04-04 00:07:22 +0200543
Duncan Lauried4bc0672012-10-11 13:04:14 -0700544#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
545#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
546#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
547#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
548#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
549#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
550#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
551#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
552#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
553#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
554#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
555#define SPIBAR_FADDR 0x3808 /* SPI flash address */
556#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
557
Stefan Reinauer8e073822012-04-04 00:07:22 +0200558#endif /* __ACPI__ */
559#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */