blob: 9912080ef94d7b5df819084c8b39a3eec0f4b50e [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Mario Scheithauer9116eb62018-08-23 11:39:19 +02005 * Copyright (C) 2017 - 2018 Siemens AG
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080023#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -080024#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053025#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080026#include <device/device.h>
27#include <device/pci.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020028#include <intelblocks/acpi.h>
Subrata Banikf699c142018-06-08 17:57:37 +053029#include <intelblocks/chip.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053030#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053031#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053032#include <intelblocks/p2sb.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070033#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080034#include <fsp/api.h>
35#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053036#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070037#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070038#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080039#include <romstage_handoff.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080040#include <soc/cpu.h>
41#include <soc/heci.h>
42#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070043#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070044#include <soc/itss.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070045#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080046#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070047#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053048#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080049#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070050#include <timer.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080051
52#include "chip.h"
53
John Zhao7dff7262018-07-30 13:54:25 -070054#define DUAL_ROLE_CFG0 0x80d8
55#define SW_VBUS_VALID_MASK (1 << 24)
56#define SW_IDPIN_EN_MASK (1 << 21)
57#define SW_IDPIN_MASK (1 << 20)
58#define SW_IDPIN_HOST (0 << 20)
59#define DUAL_ROLE_CFG1 0x80dc
60#define DRD_MODE_MASK (1 << 29)
61#define DRD_MODE_HOST (1 << 29)
62
John Zhao57aa8b62019-01-14 09:15:50 -080063#define CFG_XHCLKGTEN 0x8650
64/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
65#define NUEFBCGPS (1 << 28)
66/* SRAM Power Gate Enable */
67#define SRAMPGTEN (1 << 27)
68/* SS Link PLL Shutdown Enable */
69#define SSLSE (1 << 26)
70/* USB2 PLL Shutdown Enable */
71#define USB2PLLSE (1 << 25)
72/* IOSF Sideband Trunk Clock Gating Enable */
73#define IOSFSTCGE (1 << 24)
74/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
75#define HSTCGE (1 << 23 | 1 << 22)
76/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
77#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
78/* XHC Ignore_EU3S */
79#define XHCIGEU3S (1 << 15)
80/* XHC Frame Timer Clock Shutdown Enable */
81#define XHCFTCLKSE (1 << 14)
82/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
83#define XHCBBTCGIPISO (1 << 13)
84/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
85#define XHCHSTCGU2NRWE (1 << 12)
86/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
87#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
88/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
89#define HSUXDMIPLLSE (1 << 9)
90/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
91#define SSPLLSUE (1 << 6)
92/* XHC Backbone Local Clock Gating Enable */
93#define XHCBLCGE (1 << 4)
94/* HS Link Trunk Clock Gating Enable */
95#define HSLTCGE (1 << 3)
96/* SS Link Trunk Clock Gating Enable */
97#define SSLTCGE (1 << 2)
98/* IOSF Backbone Trunk Clock Gating Enable */
99#define IOSFBTCGE (1 << 1)
100/* IOSF Gasket Backbone Local Clock Gating Enable */
101#define IOSFGBLCGE (1 << 0)
102
Duncan Lauriebf713b02018-05-07 15:33:18 -0700103const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -0700104{
105 if (dev->path.type == DEVICE_PATH_DOMAIN)
106 return "PCI0";
107
Duncan Lauriebf713b02018-05-07 15:33:18 -0700108 if (dev->path.type == DEVICE_PATH_USB) {
109 switch (dev->path.usb.port_type) {
110 case 0:
111 /* Root Hub */
112 return "RHUB";
113 case 2:
114 /* USB2 ports */
115 switch (dev->path.usb.port_id) {
116 case 0: return "HS01";
117 case 1: return "HS02";
118 case 2: return "HS03";
119 case 3: return "HS04";
120 case 4: return "HS05";
121 case 5: return "HS06";
122 case 6: return "HS07";
123 case 7: return "HS08";
124 }
125 break;
126 case 3:
127 /* USB3 ports */
128 switch (dev->path.usb.port_id) {
129 case 0: return "SS01";
130 case 1: return "SS02";
131 case 2: return "SS03";
132 case 3: return "SS04";
133 case 4: return "SS05";
134 case 5: return "SS06";
135 }
136 break;
137 }
138 return NULL;
139 }
140
Duncan Laurie02fcc882016-06-27 10:51:17 -0700141 if (dev->path.type != DEVICE_PATH_PCI)
142 return NULL;
143
144 switch (dev->path.pci.devfn) {
145 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530146 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700147 return "MCHC";
148 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530149 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700150 return "LPCB";
151 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530152 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700153 return "XHCI";
154 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530155 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700156 return "HDAS";
157 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530158 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700159 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530160 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700161 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530162 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700163 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530164 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700165 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530166 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700167 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530168 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700169 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530170 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700171 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530172 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700173 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530174 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700175 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530176 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700177 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530178 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700179 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530180 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700181 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530182 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700183 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530184 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700185 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530186 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700187 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530188 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700189 return "I2C7";
190 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530191 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700192 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530193 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700194 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530195 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700196 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700197 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700198 case PCH_DEVFN_PCIE1:
199 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700200 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700201 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700202 }
203
204 return NULL;
205}
206
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200207static void pci_domain_set_resources(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800208{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800209 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800210}
211
212static struct device_operations pci_domain_ops = {
213 .read_resources = pci_domain_read_resources,
214 .set_resources = pci_domain_set_resources,
215 .enable_resources = NULL,
216 .init = NULL,
217 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700218 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800219};
220
221static struct device_operations cpu_bus_ops = {
222 .read_resources = DEVICE_NOOP,
223 .set_resources = DEVICE_NOOP,
224 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500225 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800226 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700227 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800228};
229
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200230static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800231{
232 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800233 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800234 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800235 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800236 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800237}
238
Kane Chend7796052016-07-11 12:17:13 +0800239/*
240 * If the PCIe root port at function 0 is disabled,
241 * the PCIe root ports might be coalesced after FSP silicon init.
242 * The below function will swap the devfn of the first enabled device
243 * in devicetree and function 0 resides a pci device
244 * so that it won't confuse coreboot.
245 */
246static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
247{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200248 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800249 unsigned int devfn;
250 int i;
251 unsigned int inc = PCI_DEVFN(0, 1);
252
253 func0 = dev_find_slot(0, devfn0);
254 if (func0 == NULL)
255 return;
256
257 /* No more functions if function 0 is disabled. */
258 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
259 return;
260
261 devfn = devfn0 + inc;
262
263 /*
264 * Increase funtion by 1.
265 * Then find first enabled device to replace func0
266 * as that port was move to func0.
267 */
268 for (i = 1; i < num_funcs; i++, devfn += inc) {
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200269 struct device *dev = dev_find_slot(0, devfn);
Kane Chend7796052016-07-11 12:17:13 +0800270 if (dev == NULL)
271 continue;
272
273 if (!dev->enabled)
274 continue;
275 /* Found the first enabled device in given dev number */
276 func0->path.pci.devfn = dev->path.pci.devfn;
277 dev->path.pci.devfn = devfn0;
278 break;
279 }
280}
281
282static void pcie_override_devicetree_after_silicon_init(void)
283{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530284 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
285 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800286}
287
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530288/* Configure package power limits */
289static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530290{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530291 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530292 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530293 msr_t rapl_msr_reg, limit;
294 uint32_t power_unit;
295 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530296 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530297
Mario Scheithauer38b61002017-07-25 10:52:41 +0200298 if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) {
299 printk(BIOS_INFO, "Skip the RAPL settings.\n");
300 return;
301 }
302
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530303 if (!dev || !dev->chip_info) {
304 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
305 return;
306 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530307
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530308 cfg = dev->chip_info;
309
310 /* Get units */
311 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
312 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
313
314 /* Get power defaults for this SKU */
315 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
316 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530317 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530318 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
319 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
320
321 if (min_power > 0 && tdp < min_power)
322 tdp = min_power;
323
324 if (max_power > 0 && tdp > max_power)
325 tdp = max_power;
326
327 /* Set PL1 override value */
328 tdp = (cfg->tdp_pl1_override_mw == 0) ?
329 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530330 /* Set PL2 override value */
331 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
332 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530333
334 /* Set long term power limit to TDP */
335 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530336 /* Set PL1 Pkg Power clamp bit */
337 limit.lo |= PKG_POWER_LIMIT_CLAMP;
338
339 limit.lo |= PKG_POWER_LIMIT_EN;
340 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
341 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
342
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530343 /* Set short term power limit PL2 */
344 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
345 limit.hi |= PKG_POWER_LIMIT_EN;
346
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530347 /* Program package power limits in RAPL MSR */
348 wrmsr(MSR_PKG_POWER_LIMIT, limit);
349 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
350 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530351 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
352 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530353
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530354 /* Setting RAPL MMIO register for Power limits.
355 * RAPL driver is using MSR instead of MMIO.
356 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530357 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
358 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530359}
360
Mario Scheithauer841416f2017-09-18 17:08:48 +0200361/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
362static void set_sci_irq(void)
363{
364 static struct soc_intel_apollolake_config *cfg;
365 struct device *dev = SA_DEV_ROOT;
366 uint32_t scis;
367
368 if (!dev || !dev->chip_info) {
369 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
370 return;
371 }
372
373 cfg = dev->chip_info;
374
375 /* Change only if a device tree entry exists. */
376 if (cfg->sci_irq) {
377 scis = soc_read_sci_irq_select();
378 scis &= ~SCI_IRQ_SEL;
379 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
380 soc_write_sci_irq_select(scis);
381 }
382}
383
Andrey Petrov70efecd2016-03-04 21:41:13 -0800384static void soc_init(void *data)
385{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700386 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800387
Aaron Durbin81d1e092016-07-13 01:49:10 -0500388 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
389 * default policy that doesn't honor boards' requirements. */
390 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
391
Aaron Durbin6c191d82016-11-29 21:22:42 -0600392 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700393
Aaron Durbin81d1e092016-07-13 01:49:10 -0500394 /* Restore GPIO IRQ polarities back to previous settings. */
395 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
396
Kane Chend7796052016-07-11 12:17:13 +0800397 /* override 'enabled' setting in device tree if needed */
398 pcie_override_devicetree_after_silicon_init();
399
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500400 /*
401 * Keep the P2SB device visible so it and the other devices are
402 * visible in coreboot for driver support and PCI resource allocation.
403 * There is a UPD setting for this, but it's more consistent to use
404 * hide and unhide symmetrically.
405 */
406 p2sb_unhide();
407
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700408 /* Allocate ACPI NVS in CBMEM */
409 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530410
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530411 /* Set RAPL MSR for Package power limits*/
412 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200413
414 /*
415 * FSP-S routes SCI to IRQ 9. With the help of this function you can
416 * select another IRQ for SCI.
417 */
418 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800419}
420
Andrey Petrov868679f2016-05-12 19:11:48 -0700421static void soc_final(void *data)
422{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700423 /* Disable global reset, just in case */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700424 pmc_global_reset_enable(0);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700425 /* Make sure payload/OS can't trigger global reset */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700426 pmc_global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700427}
428
Lee Leahybab8be22017-03-09 09:53:58 -0800429static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
430{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700431 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530432 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700433 silconfig->IshEnable = 0;
434 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530435 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700436 silconfig->EnableSata = 0;
437 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530438 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800439 silconfig->PcieRootPortEn[0] = 0;
440 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700441 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530442 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800443 silconfig->PcieRootPortEn[1] = 0;
444 silconfig->PcieRpHotPlug[1] = 0;
445 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530446 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800447 silconfig->PcieRootPortEn[2] = 0;
448 silconfig->PcieRpHotPlug[2] = 0;
449 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530450 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800451 silconfig->PcieRootPortEn[3] = 0;
452 silconfig->PcieRpHotPlug[3] = 0;
453 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530454 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800455 silconfig->PcieRootPortEn[4] = 0;
456 silconfig->PcieRpHotPlug[4] = 0;
457 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530458 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700459 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800460 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700461 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530462 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700463 silconfig->Usb30Mode = 0;
464 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530465 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700466 silconfig->UsbOtg = 0;
467 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530468 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700469 silconfig->I2c0Enable = 0;
470 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530471 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700472 silconfig->I2c1Enable = 0;
473 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530474 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700475 silconfig->I2c2Enable = 0;
476 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530477 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700478 silconfig->I2c3Enable = 0;
479 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530480 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700481 silconfig->I2c4Enable = 0;
482 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530483 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700484 silconfig->I2c5Enable = 0;
485 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530486 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700487 silconfig->I2c6Enable = 0;
488 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530489 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700490 silconfig->I2c7Enable = 0;
491 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530492 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700493 silconfig->Hsuart0Enable = 0;
494 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530495 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700496 silconfig->Hsuart1Enable = 0;
497 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530498 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700499 silconfig->Hsuart2Enable = 0;
500 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530501 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700502 silconfig->Hsuart3Enable = 0;
503 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530504 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700505 silconfig->Spi0Enable = 0;
506 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530507 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700508 silconfig->Spi1Enable = 0;
509 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530510 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700511 silconfig->Spi2Enable = 0;
512 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530513 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700514 silconfig->SdcardEnabled = 0;
515 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530516 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700517 silconfig->eMMCEnabled = 0;
518 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530519 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700520 silconfig->SdioEnabled = 0;
521 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530522 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700523 silconfig->SmbusEnable = 0;
524 break;
525 default:
526 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
527 PCI_SLOT(dev->path.pci.devfn),
528 PCI_FUNC(dev->path.pci.devfn));
529 break;
530 }
531}
532
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700533static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700534{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530535 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700536
537 if (!dev) {
538 printk(BIOS_ERR, "Could not find root device\n");
539 return;
540 }
541 /* Only disable bus 0 devices. */
542 for (dev = dev->bus->children; dev; dev = dev->sibling) {
543 if (!dev->enabled)
544 disable_dev(dev, silconfig);
545 }
546}
547
Hannah Williams3ff14a02017-05-05 16:30:22 -0700548static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
549 *cfg, FSP_S_CONFIG *silconfig)
550{
551#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
552 fields in FspsUpd.h yet */
553 uint8_t port;
554
555 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
556 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
557 silconfig->PortUsb20PerPortTxPeHalf[port] =
558 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
559
560 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
561 silconfig->PortUsb20PerPortPeTxiSet[port] =
562 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
563
564 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
565 silconfig->PortUsb20PerPortTxiSet[port] =
566 cfg->usb2eye[port].Usb20PerPortTxiSet;
567
568 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
569 silconfig->PortUsb20HsSkewSel[port] =
570 cfg->usb2eye[port].Usb20HsSkewSel;
571
572 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
573 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
574 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
575
576 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
577 silconfig->PortUsb20PerPortRXISet[port] =
578 cfg->usb2eye[port].Usb20PerPortRXISet;
579
580 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
581 silconfig->PortUsb20HsNpreDrvSel[port] =
582 cfg->usb2eye[port].Usb20HsNpreDrvSel;
583 }
584#endif
585}
586
587static void glk_fsp_silicon_init_params_cb(
588 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
589{
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700590#if IS_ENABLED(CONFIG_SOC_INTEL_GLK)
Hannah Williams3ff14a02017-05-05 16:30:22 -0700591 silconfig->Gmm = 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700592
593 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
594 * settings using the device tree settings. This is because PCIe
595 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
596 * requires de-emphasis disabled. If we make this change common to both
597 * Apollolake and Geminilake, then we need to add mainboard device tree
598 * de-emphasis settings of 1 to Apollolake systems.
599 */
600 memcpy(silconfig->PcieRpSelectableDeemphasis,
601 cfg->pcie_rp_deemphasis_enable,
602 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700603 /*
604 * FSP does not know what the clock requirements are for the
605 * device on SPI bus, hence it should not modify what coreboot
606 * has set up. Hence skipping in FSP.
607 */
608 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700609
610 /*
611 * FSP provides UPD interface to execute IPC command. In order to
612 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
613 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800614 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700615 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800616
617 /*
618 * Options to disable XHCI Link Compliance Mode.
619 */
620 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700621#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700622}
623
Aaron Durbin64031672018-04-21 14:45:32 -0600624void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800625{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200626 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800627}
628
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700629void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800630{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800631 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800632 static struct soc_intel_apollolake_config *cfg;
633
634 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200635 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800636
Subrata Banik2ee54db2017-03-05 12:37:00 +0530637 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700638
Patrick Georgi831d65d2016-04-14 11:53:48 +0200639 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800640 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
641 return;
642 }
643
Kane Chen5bddcc42017-08-22 11:37:18 +0800644 mainboard_devtree_update(dev);
645
Andrey Petrov70efecd2016-03-04 21:41:13 -0800646 cfg = dev->chip_info;
647
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700648 /* Parse device tree and disable unused device*/
649 parse_devicetree(silconfig);
650
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700651 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
652 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700653
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700654 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
655 sizeof(silconfig->PcieRpHotPlug));
656
Nico Huber88855292018-11-27 15:13:22 +0100657 switch (cfg->serirq_mode) {
658 case SERIRQ_QUIET:
659 silconfig->SirqEnable = 1;
660 silconfig->SirqMode = 0;
661 break;
662 case SERIRQ_CONTINUOUS:
663 silconfig->SirqEnable = 1;
664 silconfig->SirqMode = 1;
665 break;
666 case SERIRQ_OFF:
667 default:
668 silconfig->SirqEnable = 0;
669 break;
670 }
671
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700672 if (cfg->emmc_tx_cmd_cntl != 0)
673 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
674 if (cfg->emmc_tx_data_cntl1 != 0)
675 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
676 if (cfg->emmc_tx_data_cntl2 != 0)
677 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
678 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
679 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
680 if (cfg->emmc_rx_strobe_cntl != 0)
681 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
682 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
683 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200684 if (cfg->emmc_host_max_speed != 0)
685 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700686
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700687 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
688
Lee Leahy07441b52017-03-09 10:59:25 -0800689 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700690 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800691 */
Cole Nelsonf357c252017-05-16 11:38:59 -0700692 if (!IS_ENABLED(CONFIG_SOC_INTEL_GLK))
693 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700694
Subrata Banikf699c142018-06-08 17:57:37 +0530695 silconfig->SkipMpInit = !chip_get_fsp_mp_init();
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700696
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700697 /* Disable setting of EISS bit in FSP. */
698 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700699
700 /* Disable FSP from locking access to the RTC NVRAM */
701 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700702
703 /* Enable Audio clk gate and power gate */
704 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
705 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
706 /* Bios config lockdown Audio clk and power gate */
707 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700708 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
709 glk_fsp_silicon_init_params_cb(cfg, silconfig);
710 else
711 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700712
713 /* Enable xDCI controller if enabled in devicetree and allowed */
714 dev = dev_find_slot(0, PCH_DEVFN_XDCI);
715 if (!xdci_can_enable())
716 dev->enabled = 0;
717 silconfig->UsbOtg = dev->enabled;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800718}
719
720struct chip_operations soc_intel_apollolake_ops = {
721 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800722 .enable_dev = &enable_dev,
723 .init = &soc_init,
724 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800725};
726
Andrey Petrova697c192016-12-07 10:47:46 -0800727static void drop_privilege_all(void)
728{
729 /* Drop privilege level on all the CPUs */
Subrata Banik33374972018-04-24 13:45:30 +0530730 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800731 printk(BIOS_ERR, "failed to enable untrusted mode\n");
732}
733
John Zhao7dff7262018-07-30 13:54:25 -0700734static void configure_xhci_host_mode_port0(void)
735{
736 uint32_t *cfg0;
737 uint32_t *cfg1;
738 const struct resource *res;
739 uint32_t reg;
740 struct stopwatch sw;
741 struct device *xhci_dev = PCH_DEV_XHCI;
742
743 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
744 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
745 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
746 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
747 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700748 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700749 return;
750
751 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
752 write32(cfg0, reg);
753
754 stopwatch_init_msecs_expire(&sw, 10);
755 /* Wait for the host mode status bit. */
756 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
757 if (stopwatch_expired(&sw)) {
758 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
759 return;
760 }
761 }
762
763 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
764 stopwatch_duration_msecs(&sw));
765}
766
767static int check_xdci_enable(void)
768{
769 struct device *dev = PCH_DEV_XDCI;
770
771 return !!dev->enabled;
772}
773
Lee Leahy806fa242016-08-01 13:55:02 -0700774void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800775{
Andrey Petrova697c192016-12-07 10:47:46 -0800776 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800777
778 /*
779 * Before hiding P2SB device and dropping privilege level,
780 * dump CSE status and disable HECI1 interface.
781 */
782 heci_cse_lockdown();
783
Andrey Petrova697c192016-12-07 10:47:46 -0800784 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500785 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800786
Andrey Petrova697c192016-12-07 10:47:46 -0800787 /*
788 * As per guidelines BIOS is recommended to drop CPU privilege
789 * level to IA_UNTRUSTED. After that certain device registers
790 * and MSRs become inaccessible supposedly increasing system
791 * security.
792 */
793 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700794
795 /*
796 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
797 * configures USB-C as device mode. Force USB-C into host mode.
798 */
799 if (check_xdci_enable())
800 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800801
802 /*
803 * Override GLK xhci clock gating register(XHCLKGTEN) to
804 * mitigate usb device suspend and resume failure.
805 */
806 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK)) {
807 uint32_t *cfg;
808 const struct resource *res;
809 uint32_t reg;
810 struct device *xhci_dev = PCH_DEV_XHCI;
811
812 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
813 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
814 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
815 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
816 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
817 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
818 IOSFGBLCGE;
819 write32(cfg, reg);
820 }
Andrey Petrova697c192016-12-07 10:47:46 -0800821 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800822}
823
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700824/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800825 * spi_flash init() needs to run unconditionally on every boot (including
826 * resume) to allow write protect to be disabled for eventlog and nvram
827 * updates. This needs to be done as early as possible in ramstage. Thus, add a
828 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700829 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800830static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700831{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530832 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700833}
834
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800835BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);