blob: 641c5ca520702feae983881b45bfa4d016a6717c [file] [log] [blame]
Furquan Shaikh88880722017-05-01 14:23:37 -07001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Matt DeVillierf5d159672019-11-30 16:29:58 -06006 register "panel_cfg" = "{
7 .up_delay_ms = 100,
8 .down_delay_ms = 500,
9 .cycle_delay_ms = 500,
10 .backlight_on_delay_ms = 1,
11 .backlight_off_delay_ms = 200,
12 .backlight_pwm_hz = 1000,
13 }"
14
Furquan Shaikh88880722017-05-01 14:23:37 -070015 # Deep Sx states
16 register "deep_s3_enable_ac" = "0"
Furquan Shaikhd37107e2017-11-08 11:28:10 -080017 register "deep_s3_enable_dc" = "0"
Furquan Shaikh88880722017-05-01 14:23:37 -070018 register "deep_s5_enable_ac" = "1"
19 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9d867af2017-12-03 21:45:47 -080020 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh88880722017-05-01 14:23:37 -070021
22 # GPE configuration
23 # Note that GPE events called out in ASL code rely on this
24 # route. i.e. If this route changes then the affected GPE
25 # offset bits also need to be changed.
26 register "gpe0_dw0" = "GPP_B"
27 register "gpe0_dw1" = "GPP_D"
28 register "gpe0_dw2" = "GPP_E"
29
30 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
31 register "gen1_dec" = "0x00fc0801"
32 register "gen2_dec" = "0x000c0201"
33 # EC memory map range is 0x900-0x9ff
34 register "gen3_dec" = "0x00fc0901"
35
36 # Enable DPTF
37 register "dptf_enable" = "1"
38
Rajat Jain2671afc2017-07-20 19:31:01 -070039 # Enable S0ix
Felix Singer743242b2023-06-16 01:33:25 +020040 register "s0ix_enable" = true
Rajat Jain2671afc2017-07-20 19:31:01 -070041
Furquan Shaikh88880722017-05-01 14:23:37 -070042 # FSP Configuration
Furquan Shaikh88880722017-05-01 14:23:37 -070043 register "SataPortsEnable[0]" = "0"
Furquan Shaikh88880722017-05-01 14:23:37 -070044 register "DspEnable" = "1"
45 register "IoBufferOwnership" = "3"
Furquan Shaikh88880722017-05-01 14:23:37 -070046 register "ScsEmmcHs400Enabled" = "1"
Furquan Shaikh88880722017-05-01 14:23:37 -070047 register "SkipExtGfxScan" = "1"
Angel Pons6fadde02021-04-04 16:11:53 +020048 register "SaGv" = "SaGv_Enabled"
Furquan Shaikh88880722017-05-01 14:23:37 -070049 register "PmConfigSlpS3MinAssert" = "2" # 50ms
50 register "PmConfigSlpS4MinAssert" = "1" # 1s
51 register "PmConfigSlpSusMinAssert" = "1" # 500ms
52 register "PmConfigSlpAMinAssert" = "3" # 2s
Furquan Shaikh88880722017-05-01 14:23:37 -070053
Furquan Shaikh88880722017-05-01 14:23:37 -070054 # VR Settings Configuration for 4 Domains
55 #+----------------+-------+-------+-------+-------+
56 #| Domain/Setting | SA | IA | GTUS | GTS |
57 #+----------------+-------+-------+-------+-------+
58 #| Psi1Threshold | 20A | 20A | 20A | 20A |
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053059 #| Psi2Threshold | 2A | 2A | 2A | 2A |
Furquan Shaikh88880722017-05-01 14:23:37 -070060 #| Psi3Threshold | 1A | 1A | 1A | 1A |
61 #| Psi3Enable | 1 | 1 | 1 | 1 |
62 #| Psi4Enable | 1 | 1 | 1 | 1 |
63 #| ImonSlope | 0 | 0 | 0 | 0 |
64 #| ImonOffset | 0 | 0 | 0 | 0 |
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053065 #| IccMax | 5A | 24A | 24A | 24A |
Furquan Shaikh88880722017-05-01 14:23:37 -070066 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053067 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
68 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
Furquan Shaikh88880722017-05-01 14:23:37 -070069 #+----------------+-------+-------+-------+-------+
70 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
71 .vr_config_enable = 1,
72 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053073 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -070074 .psi3threshold = VR_CFG_AMP(1),
75 .psi3enable = 1,
76 .psi4enable = 1,
77 .imon_slope = 0x0,
78 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053079 .icc_max = VR_CFG_AMP(5),
Furquan Shaikh88880722017-05-01 14:23:37 -070080 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053081 .ac_loadline = 1500,
82 .dc_loadline = 1430,
Furquan Shaikh88880722017-05-01 14:23:37 -070083 }"
84
85 register "domain_vr_config[VR_IA_CORE]" = "{
86 .vr_config_enable = 1,
87 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053088 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -070089 .psi3threshold = VR_CFG_AMP(1),
90 .psi3enable = 1,
91 .psi4enable = 1,
92 .imon_slope = 0x0,
93 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053094 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh88880722017-05-01 14:23:37 -070095 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053096 .ac_loadline = 570,
97 .dc_loadline = 483,
Furquan Shaikh88880722017-05-01 14:23:37 -070098 }"
99
100 register "domain_vr_config[VR_GT_UNSLICED]" = "{
101 .vr_config_enable = 1,
102 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530103 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -0700104 .psi3threshold = VR_CFG_AMP(1),
105 .psi3enable = 1,
106 .psi4enable = 1,
107 .imon_slope = 0x0,
108 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530109 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh88880722017-05-01 14:23:37 -0700110 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530111 .ac_loadline = 550,
112 .dc_loadline = 420,
Furquan Shaikh88880722017-05-01 14:23:37 -0700113 }"
114
115 register "domain_vr_config[VR_GT_SLICED]" = "{
116 .vr_config_enable = 1,
117 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530118 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -0700119 .psi3threshold = VR_CFG_AMP(1),
120 .psi3enable = 1,
121 .psi4enable = 1,
122 .imon_slope = 0x0,
123 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530124 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh88880722017-05-01 14:23:37 -0700125 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530126 .ac_loadline = 550,
127 .dc_loadline = 420,
Furquan Shaikh88880722017-05-01 14:23:37 -0700128 }"
129
130 # Enable Root port 1.
131 register "PcieRpEnable[0]" = "1"
132 # Enable CLKREQ#
133 register "PcieRpClkReqSupport[0]" = "1"
134 # RP 1 uses SRCCLKREQ1#
135 register "PcieRpClkReqNumber[0]" = "1"
Rizwan Qureshi86885362017-09-05 14:23:27 +0530136 # RP 1, Enable Advanced Error Reporting
Rizwan Qureshi09703f62017-09-16 02:01:13 +0530137 register "PcieRpAdvancedErrorReporting[0]" = "1"
138 # RP 1, Enable Latency Tolerance Reporting Mechanism
139 register "PcieRpLtrEnable[0]" = "1"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +0400140 # RP 1 uses CLK SRC 1
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530141 register "PcieRpClkSrcNumber[0]" = "1"
Furquan Shaikh88880722017-05-01 14:23:37 -0700142
143 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
144 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
145 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
Wisley Chen1fbc1922017-09-05 17:14:06 +0800146 register "usb2_ports[4]" = "USB2_PORT_MAX(OC1)" # Type-C Port 2
Furquan Shaikh88880722017-05-01 14:23:37 -0700147 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
148 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
149
150 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
151 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
152 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Port
Furquan Shaikh88880722017-05-01 14:23:37 -0700153
Subrata Banikc4986eb2018-05-09 14:55:09 +0530154 # Intel Common SoC Config
155 #+-------------------+---------------------------+
156 #| Field | Value |
157 #+-------------------+---------------------------+
Subrata Banikc4986eb2018-05-09 14:55:09 +0530158 #| I2C0 | Touchscreen |
159 #| I2C1 | cr50 TPM. Early init is |
160 #| | required to set up a BAR |
161 #| | for TPM communication |
162 #| | before memory is up |
163 #| I2C2 | Camera |
164 #| I2C4 | Camera |
165 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530166 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530167 #+-------------------+---------------------------+
168 register "common_soc_config" = "{
Subrata Banikc4986eb2018-05-09 14:55:09 +0530169 .i2c[0] = {
Furquan Shaikheeab2712017-08-28 14:32:05 -0700170 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530171 .speed_config[0] = {
172 .speed = I2C_SPEED_FAST,
173 .scl_lcnt = 180,
174 .scl_hcnt = 85,
175 .sda_hold = 36,
176 },
177 },
178 .i2c[1] = {
179 .early_init = 1,
180 .speed = I2C_SPEED_FAST,
181 .speed_config[0] = {
182 .speed = I2C_SPEED_FAST,
183 .scl_lcnt = 190,
184 .scl_hcnt = 90,
185 .sda_hold = 36,
186 },
187 },
188 .i2c[2] = {
189 .speed = I2C_SPEED_FAST,
190 .speed_config[0] = {
191 .speed = I2C_SPEED_FAST,
192 .scl_lcnt = 192,
193 .scl_hcnt = 90,
194 .sda_hold = 36,
195 },
196 },
197 .i2c[4] = {
198 .speed = I2C_SPEED_FAST,
199 .speed_config[0] = {
200 .speed = I2C_SPEED_FAST,
201 .scl_lcnt = 190,
202 .scl_hcnt = 90,
203 .sda_hold = 36,
204 },
205 },
206 .i2c[5] = {
207 .speed = I2C_SPEED_FAST,
208 .speed_config[0] = {
209 .speed = I2C_SPEED_FAST,
210 .scl_lcnt = 190,
211 .scl_hcnt = 90,
212 .sda_hold = 36,
213 },
Furquan Shaikheeab2712017-08-28 14:32:05 -0700214 },
Subrata Banikc077b222019-08-01 10:50:35 +0530215 .pch_thermal_trip = 75,
Furquan Shaikheeab2712017-08-28 14:32:05 -0700216 }"
217
Subrata Banikc4986eb2018-05-09 14:55:09 +0530218 # Touchscreen
219 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
220
Furquan Shaikheeab2712017-08-28 14:32:05 -0700221 # H1
Furquan Shaikheeab2712017-08-28 14:32:05 -0700222 # Configure I2C1 for cr50 TPM. Early init is required to set up a BAR
223 # for TPM communication before memory is up.
Subrata Banikc4986eb2018-05-09 14:55:09 +0530224 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Furquan Shaikheeab2712017-08-28 14:32:05 -0700225
226 # Camera
227 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Furquan Shaikheeab2712017-08-28 14:32:05 -0700228
Furquan Shaikheeab2712017-08-28 14:32:05 -0700229 # Camera
230 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Furquan Shaikheeab2712017-08-28 14:32:05 -0700231
232 # Audio
233 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Furquan Shaikh88880722017-05-01 14:23:37 -0700234
Furquan Shaikh88880722017-05-01 14:23:37 -0700235 # Must leave UART0 enabled or SD/eMMC will not work as PCI
236 register "SerialIoDevMode" = "{
237 [PchSerialIoIndexI2C0] = PchSerialIoPci,
238 [PchSerialIoIndexI2C1] = PchSerialIoPci,
239 [PchSerialIoIndexI2C2] = PchSerialIoPci,
Wisley Chend9ccb4e2017-09-01 09:21:31 +0800240 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
Furquan Shaikh88880722017-05-01 14:23:37 -0700241 [PchSerialIoIndexI2C4] = PchSerialIoPci,
242 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Furquan Shaikh763b4062017-12-04 12:17:24 -0800243 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
Furquan Shaikh296c79c2017-06-09 18:41:39 -0700244 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Angel Pons08564942021-06-04 18:55:03 +0200245 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Furquan Shaikh88880722017-05-01 14:23:37 -0700246 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
247 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
248 }"
249
Sumeet Pawnikarb4411d32017-08-10 18:55:12 +0530250 # PL2 override 15W for KBL-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530251 register "power_limits_config" = "{
252 .tdp_pl2_override = 15,
253 .psys_pmax = 45,
254 }"
Furquan Shaikh88880722017-05-01 14:23:37 -0700255 register "tcc_offset" = "10" # TCC of 90C
256
257 # Use default SD card detect GPIO configuration
Angel Pons6bd99f92021-02-20 00:16:47 +0100258 register "sdcard_cd_gpio" = "GPP_E15"
Furquan Shaikh88880722017-05-01 14:23:37 -0700259
Furquan Shaikh88880722017-05-01 14:23:37 -0700260 device domain 0 on
Marvin Evers059476d2023-12-04 02:28:25 +0100261 device ref system_agent on end
262 device ref igpu on end
263 device ref sa_thermal on end
264 device ref imgu on end
265 device ref south_xhci on end
266 device ref south_xdci on end
267 device ref thermal on end
268 device ref cio on end
269 device ref i2c0 on
Wisley Chena80a0eb2017-07-06 18:02:04 +0800270 chip drivers/i2c/hid
271 register "generic.hid" = ""WCOMCOHO""
272 register "generic.desc" = ""WCOM Touchscreen""
273 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Matt DeVillier86425c82022-03-28 23:45:14 -0500274 register "generic.detect" = "1"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800275 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)"
Furquan Shaikhef1a5ed2017-10-06 14:06:27 -0700276 register "generic.reset_delay_ms" = "10"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800277 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
278 register "generic.enable_delay_ms" = "1"
Furquan Shaikh3ed59692017-08-28 17:26:28 -0700279 register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800280 register "generic.has_power_resource" = "1"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800281 register "hid_desc_reg_offset" = "0x1"
282 device i2c 0xA on end
283 end
Marvin Evers059476d2023-12-04 02:28:25 +0100284 end
285 device ref i2c1 on
Furquan Shaikh88880722017-05-01 14:23:37 -0700286 chip drivers/i2c/tpm
287 register "hid" = ""GOOG0005""
288 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
289 device i2c 50 on end
290 end
Marvin Evers059476d2023-12-04 02:28:25 +0100291 end
292 device ref i2c2 on end
293 device ref i2c3 off end
294 device ref heci1 on end
295 device ref heci2 off end
296 device ref csme_ider off end
297 device ref csme_ktr off end
298 device ref heci3 off end
299 device ref sata off end
300 device ref uart2 on end
301 device ref i2c5 on
Furquan Shaikh88880722017-05-01 14:23:37 -0700302 chip drivers/i2c/max98927
303 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700304 register "vmon_slot_no" = "4"
305 register "imon_slot_no" = "5"
Furquan Shaikh88880722017-05-01 14:23:37 -0700306 register "uid" = "0"
307 register "desc" = ""SSM4567 Right Speaker Amp""
308 register "name" = ""MAXR""
309 device i2c 39 on end
310 end
311 chip drivers/i2c/max98927
312 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700313 register "vmon_slot_no" = "6"
314 register "imon_slot_no" = "7"
Furquan Shaikh88880722017-05-01 14:23:37 -0700315 register "uid" = "1"
316 register "desc" = ""SSM4567 Left Speaker Amp""
317 register "name" = ""MAXL""
318 device i2c 3A on end
319 end
320 chip drivers/i2c/generic
321 register "hid" = ""10EC5663""
322 register "name" = ""RT53""
323 register "desc" = ""Realtek RT5663""
324 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_D9)"
325 register "probed" = "1"
326 device i2c 13 on end
327 end
Marvin Evers059476d2023-12-04 02:28:25 +0100328 end
329 device ref i2c4 on end
330 device ref pcie_rp1 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700331 chip drivers/wifi/generic
Furquan Shaikh88880722017-05-01 14:23:37 -0700332 register "wake" = "GPE0_PCI_EXP"
333 device pci 00.0 on end
334 end
Marvin Evers059476d2023-12-04 02:28:25 +0100335 end
336 device ref pcie_rp2 off end
337 device ref pcie_rp3 off end
338 device ref pcie_rp4 off end
339 device ref pcie_rp5 off end
340 device ref pcie_rp6 off end
341 device ref pcie_rp7 off end
342 device ref pcie_rp8 off end
343 device ref pcie_rp9 off end
344 device ref pcie_rp10 off end
345 device ref pcie_rp11 off end
346 device ref pcie_rp12 off end
347 device ref uart0 on end
348 device ref uart1 off end
349 device ref gspi0 off end
350 device ref gspi1 off end
351 device ref emmc on end
352 device ref sdio off end
353 device ref sdxc on end
354 device ref lpc_espi on
Furquan Shaikh88880722017-05-01 14:23:37 -0700355 chip ec/google/chromeec
356 device pnp 0c09.0 on end
357 end
Marvin Evers059476d2023-12-04 02:28:25 +0100358 end
359 device ref p2sb on end
360 device ref pmc on end
361 device ref hda on end
362 device ref smbus on end
363 device ref fast_spi on end
364 device ref gbe off end
Furquan Shaikh88880722017-05-01 14:23:37 -0700365 end
366end