blob: b3570d73b2215eed415ffa180d610291f44fcf72 [file] [log] [blame]
Furquan Shaikh88880722017-05-01 14:23:37 -07001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Furquan Shaikh88880722017-05-01 14:23:37 -07006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
Furquan Shaikhd37107e2017-11-08 11:28:10 -08008 register "deep_s3_enable_dc" = "0"
Furquan Shaikh88880722017-05-01 14:23:37 -07009 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9d867af2017-12-03 21:45:47 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh88880722017-05-01 14:23:37 -070012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
27 # Enable DPTF
28 register "dptf_enable" = "1"
29
Rajat Jain2671afc2017-07-20 19:31:01 -070030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
Furquan Shaikh88880722017-05-01 14:23:37 -070033 # FSP Configuration
34 register "ProbelessTrace" = "0"
Furquan Shaikh88880722017-05-01 14:23:37 -070035 register "SataSalpSupport" = "0"
36 register "SataMode" = "0"
37 register "SataPortsEnable[0]" = "0"
Furquan Shaikh88880722017-05-01 14:23:37 -070038 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
Furquan Shaikh88880722017-05-01 14:23:37 -070040 register "SsicPortEnable" = "0"
Furquan Shaikh88880722017-05-01 14:23:37 -070041 register "ScsEmmcHs400Enabled" = "1"
Furquan Shaikh88880722017-05-01 14:23:37 -070042 register "PttSwitch" = "0"
Furquan Shaikh88880722017-05-01 14:23:37 -070043 register "SkipExtGfxScan" = "1"
Furquan Shaikh88880722017-05-01 14:23:37 -070044 register "HeciEnabled" = "0"
Furquan Shaikh88880722017-05-01 14:23:37 -070045 register "SaGv" = "3"
Furquan Shaikh88880722017-05-01 14:23:37 -070046 register "PmConfigSlpS3MinAssert" = "2" # 50ms
47 register "PmConfigSlpS4MinAssert" = "1" # 1s
48 register "PmConfigSlpSusMinAssert" = "1" # 500ms
49 register "PmConfigSlpAMinAssert" = "3" # 2s
50 register "PmTimerDisabled" = "1"
Furquan Shaikh88880722017-05-01 14:23:37 -070051
Furquan Shaikh88880722017-05-01 14:23:37 -070052 # VR Settings Configuration for 4 Domains
53 #+----------------+-------+-------+-------+-------+
54 #| Domain/Setting | SA | IA | GTUS | GTS |
55 #+----------------+-------+-------+-------+-------+
56 #| Psi1Threshold | 20A | 20A | 20A | 20A |
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053057 #| Psi2Threshold | 2A | 2A | 2A | 2A |
Furquan Shaikh88880722017-05-01 14:23:37 -070058 #| Psi3Threshold | 1A | 1A | 1A | 1A |
59 #| Psi3Enable | 1 | 1 | 1 | 1 |
60 #| Psi4Enable | 1 | 1 | 1 | 1 |
61 #| ImonSlope | 0 | 0 | 0 | 0 |
62 #| ImonOffset | 0 | 0 | 0 | 0 |
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053063 #| IccMax | 5A | 24A | 24A | 24A |
Furquan Shaikh88880722017-05-01 14:23:37 -070064 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053065 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
66 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
Furquan Shaikh88880722017-05-01 14:23:37 -070067 #+----------------+-------+-------+-------+-------+
68 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
69 .vr_config_enable = 1,
70 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053071 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -070072 .psi3threshold = VR_CFG_AMP(1),
73 .psi3enable = 1,
74 .psi4enable = 1,
75 .imon_slope = 0x0,
76 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053077 .icc_max = VR_CFG_AMP(5),
Furquan Shaikh88880722017-05-01 14:23:37 -070078 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053079 .ac_loadline = 1500,
80 .dc_loadline = 1430,
Furquan Shaikh88880722017-05-01 14:23:37 -070081 }"
82
83 register "domain_vr_config[VR_IA_CORE]" = "{
84 .vr_config_enable = 1,
85 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053086 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -070087 .psi3threshold = VR_CFG_AMP(1),
88 .psi3enable = 1,
89 .psi4enable = 1,
90 .imon_slope = 0x0,
91 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053092 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh88880722017-05-01 14:23:37 -070093 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053094 .ac_loadline = 570,
95 .dc_loadline = 483,
Furquan Shaikh88880722017-05-01 14:23:37 -070096 }"
97
98 register "domain_vr_config[VR_GT_UNSLICED]" = "{
99 .vr_config_enable = 1,
100 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530101 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -0700102 .psi3threshold = VR_CFG_AMP(1),
103 .psi3enable = 1,
104 .psi4enable = 1,
105 .imon_slope = 0x0,
106 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530107 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh88880722017-05-01 14:23:37 -0700108 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530109 .ac_loadline = 550,
110 .dc_loadline = 420,
Furquan Shaikh88880722017-05-01 14:23:37 -0700111 }"
112
113 register "domain_vr_config[VR_GT_SLICED]" = "{
114 .vr_config_enable = 1,
115 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530116 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -0700117 .psi3threshold = VR_CFG_AMP(1),
118 .psi3enable = 1,
119 .psi4enable = 1,
120 .imon_slope = 0x0,
121 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530122 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh88880722017-05-01 14:23:37 -0700123 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530124 .ac_loadline = 550,
125 .dc_loadline = 420,
Furquan Shaikh88880722017-05-01 14:23:37 -0700126 }"
127
128 # Enable Root port 1.
129 register "PcieRpEnable[0]" = "1"
130 # Enable CLKREQ#
131 register "PcieRpClkReqSupport[0]" = "1"
132 # RP 1 uses SRCCLKREQ1#
133 register "PcieRpClkReqNumber[0]" = "1"
Rizwan Qureshi86885362017-09-05 14:23:27 +0530134 # RP 1, Enable Advanced Error Reporting
Rizwan Qureshi09703f62017-09-16 02:01:13 +0530135 register "PcieRpAdvancedErrorReporting[0]" = "1"
136 # RP 1, Enable Latency Tolerance Reporting Mechanism
137 register "PcieRpLtrEnable[0]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530138 # RP 1 uses uses CLK SRC 1
139 register "PcieRpClkSrcNumber[0]" = "1"
Furquan Shaikh88880722017-05-01 14:23:37 -0700140
141 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
142 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
143 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
Wisley Chen1fbc1922017-09-05 17:14:06 +0800144 register "usb2_ports[4]" = "USB2_PORT_MAX(OC1)" # Type-C Port 2
Furquan Shaikh88880722017-05-01 14:23:37 -0700145 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
146 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
147
148 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
149 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
150 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Port
Furquan Shaikh88880722017-05-01 14:23:37 -0700151
Subrata Banikc4986eb2018-05-09 14:55:09 +0530152 # Intel Common SoC Config
153 #+-------------------+---------------------------+
154 #| Field | Value |
155 #+-------------------+---------------------------+
156 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
157 #| I2C0 | Touchscreen |
158 #| I2C1 | cr50 TPM. Early init is |
159 #| | required to set up a BAR |
160 #| | for TPM communication |
161 #| | before memory is up |
162 #| I2C2 | Camera |
163 #| I2C4 | Camera |
164 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530165 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530166 #+-------------------+---------------------------+
167 register "common_soc_config" = "{
168 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
169 .i2c[0] = {
Furquan Shaikheeab2712017-08-28 14:32:05 -0700170 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530171 .speed_config[0] = {
172 .speed = I2C_SPEED_FAST,
173 .scl_lcnt = 180,
174 .scl_hcnt = 85,
175 .sda_hold = 36,
176 },
177 },
178 .i2c[1] = {
179 .early_init = 1,
180 .speed = I2C_SPEED_FAST,
181 .speed_config[0] = {
182 .speed = I2C_SPEED_FAST,
183 .scl_lcnt = 190,
184 .scl_hcnt = 90,
185 .sda_hold = 36,
186 },
187 },
188 .i2c[2] = {
189 .speed = I2C_SPEED_FAST,
190 .speed_config[0] = {
191 .speed = I2C_SPEED_FAST,
192 .scl_lcnt = 192,
193 .scl_hcnt = 90,
194 .sda_hold = 36,
195 },
196 },
197 .i2c[4] = {
198 .speed = I2C_SPEED_FAST,
199 .speed_config[0] = {
200 .speed = I2C_SPEED_FAST,
201 .scl_lcnt = 190,
202 .scl_hcnt = 90,
203 .sda_hold = 36,
204 },
205 },
206 .i2c[5] = {
207 .speed = I2C_SPEED_FAST,
208 .speed_config[0] = {
209 .speed = I2C_SPEED_FAST,
210 .scl_lcnt = 190,
211 .scl_hcnt = 90,
212 .sda_hold = 36,
213 },
Furquan Shaikheeab2712017-08-28 14:32:05 -0700214 },
Subrata Banikc077b222019-08-01 10:50:35 +0530215 .pch_thermal_trip = 75,
Furquan Shaikheeab2712017-08-28 14:32:05 -0700216 }"
217
Subrata Banikc4986eb2018-05-09 14:55:09 +0530218 # Touchscreen
219 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
220
Furquan Shaikheeab2712017-08-28 14:32:05 -0700221 # H1
Furquan Shaikheeab2712017-08-28 14:32:05 -0700222 # Configure I2C1 for cr50 TPM. Early init is required to set up a BAR
223 # for TPM communication before memory is up.
Subrata Banikc4986eb2018-05-09 14:55:09 +0530224 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Furquan Shaikheeab2712017-08-28 14:32:05 -0700225
226 # Camera
227 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Furquan Shaikheeab2712017-08-28 14:32:05 -0700228
Furquan Shaikheeab2712017-08-28 14:32:05 -0700229 # Camera
230 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Furquan Shaikheeab2712017-08-28 14:32:05 -0700231
232 # Audio
233 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Furquan Shaikh88880722017-05-01 14:23:37 -0700234
Furquan Shaikh88880722017-05-01 14:23:37 -0700235 # Must leave UART0 enabled or SD/eMMC will not work as PCI
236 register "SerialIoDevMode" = "{
237 [PchSerialIoIndexI2C0] = PchSerialIoPci,
238 [PchSerialIoIndexI2C1] = PchSerialIoPci,
239 [PchSerialIoIndexI2C2] = PchSerialIoPci,
Wisley Chend9ccb4e2017-09-01 09:21:31 +0800240 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
Furquan Shaikh88880722017-05-01 14:23:37 -0700241 [PchSerialIoIndexI2C4] = PchSerialIoPci,
242 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Furquan Shaikh763b4062017-12-04 12:17:24 -0800243 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
Furquan Shaikh296c79c2017-06-09 18:41:39 -0700244 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Furquan Shaikh88880722017-05-01 14:23:37 -0700245 [PchSerialIoIndexUart0] = PchSerialIoPci,
246 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
247 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
248 }"
249
250 register "speed_shift_enable" = "1"
Sumeet Pawnikarb4411d32017-08-10 18:55:12 +0530251 # PL2 override 15W for KBL-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530252 register "power_limits_config" = "{
253 .tdp_pl2_override = 15,
254 .psys_pmax = 45,
255 }"
Furquan Shaikh88880722017-05-01 14:23:37 -0700256 register "tcc_offset" = "10" # TCC of 90C
257
258 # Use default SD card detect GPIO configuration
259 register "sdcard_cd_gpio_default" = "GPP_E15"
260
261 device cpu_cluster 0 on
262 device lapic 0 on end
263 end
264 device domain 0 on
265 device pci 00.0 on end # Host Bridge
266 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200267 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200268 device pci 05.0 on end # SA IMGU
Furquan Shaikh88880722017-05-01 14:23:37 -0700269 device pci 14.0 on end # USB xHCI
Furquan Shaikh7ca40062018-04-25 17:59:09 -0700270 device pci 14.1 on end # USB xDCI (OTG)
Furquan Shaikh88880722017-05-01 14:23:37 -0700271 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200272 device pci 14.3 on end # Camera
Furquan Shaikh88880722017-05-01 14:23:37 -0700273 device pci 15.0 on
Wisley Chena80a0eb2017-07-06 18:02:04 +0800274 chip drivers/i2c/hid
275 register "generic.hid" = ""WCOMCOHO""
276 register "generic.desc" = ""WCOM Touchscreen""
277 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
278 register "generic.probed" = "1"
279 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)"
Furquan Shaikhef1a5ed2017-10-06 14:06:27 -0700280 register "generic.reset_delay_ms" = "10"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800281 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
282 register "generic.enable_delay_ms" = "1"
Furquan Shaikh3ed59692017-08-28 17:26:28 -0700283 register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800284 register "generic.has_power_resource" = "1"
285 register "generic.disable_gpio_export_in_crs" = "1"
286 register "hid_desc_reg_offset" = "0x1"
287 device i2c 0xA on end
288 end
Furquan Shaikh88880722017-05-01 14:23:37 -0700289 end # I2C #0
290 device pci 15.1 on
291 chip drivers/i2c/tpm
292 register "hid" = ""GOOG0005""
293 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
294 device i2c 50 on end
295 end
296 end # I2C #1
V Sowmya5dc15382017-05-05 14:21:48 +0530297 device pci 15.2 on end # I2C #2
Wisley Chend9ccb4e2017-09-01 09:21:31 +0800298 device pci 15.3 off end # I2C #3
Furquan Shaikh88880722017-05-01 14:23:37 -0700299 device pci 16.0 on end # Management Engine Interface 1
300 device pci 16.1 off end # Management Engine Interface 2
301 device pci 16.2 off end # Management Engine IDE-R
302 device pci 16.3 off end # Management Engine KT Redirection
303 device pci 16.4 off end # Management Engine Interface 3
304 device pci 17.0 off end # SATA
305 device pci 19.0 on end # UART #2
306 device pci 19.1 on
307 chip drivers/i2c/max98927
308 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700309 register "vmon_slot_no" = "4"
310 register "imon_slot_no" = "5"
Furquan Shaikh88880722017-05-01 14:23:37 -0700311 register "uid" = "0"
312 register "desc" = ""SSM4567 Right Speaker Amp""
313 register "name" = ""MAXR""
314 device i2c 39 on end
315 end
316 chip drivers/i2c/max98927
317 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700318 register "vmon_slot_no" = "6"
319 register "imon_slot_no" = "7"
Furquan Shaikh88880722017-05-01 14:23:37 -0700320 register "uid" = "1"
321 register "desc" = ""SSM4567 Left Speaker Amp""
322 register "name" = ""MAXL""
323 device i2c 3A on end
324 end
325 chip drivers/i2c/generic
326 register "hid" = ""10EC5663""
327 register "name" = ""RT53""
328 register "desc" = ""Realtek RT5663""
329 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_D9)"
330 register "probed" = "1"
331 device i2c 13 on end
332 end
333 end # I2C #5
V Sowmya5dc15382017-05-05 14:21:48 +0530334 device pci 19.2 on end # I2C #4
Furquan Shaikh88880722017-05-01 14:23:37 -0700335 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700336 chip drivers/wifi/generic
Furquan Shaikh88880722017-05-01 14:23:37 -0700337 register "wake" = "GPE0_PCI_EXP"
338 device pci 00.0 on end
339 end
340 end # PCI Express Port 1
341 device pci 1c.1 off end # PCI Express Port 2
342 device pci 1c.2 off end # PCI Express Port 3
343 device pci 1c.3 off end # PCI Express Port 4
344 device pci 1c.4 off end # PCI Express Port 5
345 device pci 1c.5 off end # PCI Express Port 6
346 device pci 1c.6 off end # PCI Express Port 7
347 device pci 1c.7 off end # PCI Express Port 8
348 device pci 1d.0 off end # PCI Express Port 9
349 device pci 1d.1 off end # PCI Express Port 10
350 device pci 1d.2 off end # PCI Express Port 11
351 device pci 1d.3 off end # PCI Express Port 12
352 device pci 1e.0 on end # UART #0
353 device pci 1e.1 off end # UART #1
Furquan Shaikh763b4062017-12-04 12:17:24 -0800354 device pci 1e.2 off end # GSPI #0
Furquan Shaikh296c79c2017-06-09 18:41:39 -0700355 device pci 1e.3 off end # GSPI #1
Furquan Shaikh88880722017-05-01 14:23:37 -0700356 device pci 1e.4 on end # eMMC
357 device pci 1e.5 off end # SDIO
358 device pci 1e.6 on end # SDCard
359 device pci 1f.0 on
360 chip ec/google/chromeec
361 device pnp 0c09.0 on end
362 end
363 end # LPC Interface
364 device pci 1f.1 on end # P2SB
365 device pci 1f.2 on end # Power Management Controller
366 device pci 1f.3 on end # Intel HDA
367 device pci 1f.4 on end # SMBus
368 device pci 1f.5 on end # PCH SPI
369 device pci 1f.6 off end # GbE
370 end
371end