blob: 00913c7e64ef165fb484766c7522fae179f1416b [file] [log] [blame]
Subrata Banik91e89c52019-11-01 18:30:01 +05301config SOC_INTEL_TIGERLAKE
2 bool
3 help
4 Intel Tigerlake support
5
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -06006config SOC_INTEL_TIGERLAKE_PCH_H
7 bool
8
Aamir Bohraa23e0c92020-03-25 15:31:12 +05309if SOC_INTEL_TIGERLAKE
Subrata Banik91e89c52019-11-01 18:30:01 +053010
11config CPU_SPECIFIC_OPTIONS
12 def_bool y
13 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020014 select ARCH_X86
Subrata Banik91e89c52019-11-01 18:30:01 +053015 select BOOT_DEVICE_SUPPORTS_WRITES
Subrata Banik91e89c52019-11-01 18:30:01 +053016 select CACHE_MRC_SETTINGS
Alex Levinf3668fc2020-06-11 20:09:45 -070017 select CPU_INTEL_COMMON
Subrata Banik91e89c52019-11-01 18:30:01 +053018 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020019 select CPU_SUPPORTS_PM_TIMER_EMULATION
Duncan Laurie2e9315c2020-10-27 10:29:16 -070020 select DRIVERS_USB_ACPI
Furquan Shaikhba75c4c2020-11-22 15:45:54 -080021 select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
Karthikeyan Ramasubramanian6abee842020-06-16 23:29:28 -060022 select FSP_COMPRESS_FSP_S_LZ4
Subrata Banik91e89c52019-11-01 18:30:01 +053023 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053024 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Subrata Banik91e89c52019-11-01 18:30:01 +053025 select GENERIC_GPIO_LIB
26 select HAVE_FSP_GOP
Felix Singer3e3c4562020-12-17 18:34:45 +000027 select HAVE_INTEL_FSP_REPO
Subrata Banik91e89c52019-11-01 18:30:01 +053028 select INTEL_DESCRIPTOR_MODE_CAPABLE
29 select HAVE_SMI_HANDLER
30 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080031 select INTEL_CAR_NEM_ENHANCED if !INTEL_CAR_NEM
Shreesh Chhabbi860c6842020-12-03 15:06:20 -080032 select CAR_HAS_SF_MASKS if INTEL_CAR_NEM_ENHANCED
Shreesh Chhabbi42b1d3f2020-11-05 12:06:29 -080033 select COS_MAPPED_TO_MSB if INTEL_CAR_NEM_ENHANCED
Subrata Banikad082652021-07-23 16:15:57 +053034 select SF_MASK_2WAYS_PER_BIT if INTEL_CAR_NEM_ENHANCED
Subrata Banik91e89c52019-11-01 18:30:01 +053035 select INTEL_GMA_ACPI
36 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
37 select IOAPIC
Aamir Bohra30cca6c2021-02-04 20:57:51 +053038 select MP_SERVICES_PPI_V1
Subrata Banik91e89c52019-11-01 18:30:01 +053039 select MRC_SETTINGS_PROTECT
Subrata Banik91e89c52019-11-01 18:30:01 +053040 select PARALLEL_MP_AP_WORK
Subrata Banikb622d4b2020-05-26 18:33:22 +053041 select PLATFORM_USES_FSP2_2
Subrata Banik91e89c52019-11-01 18:30:01 +053042 select REG_SCRIPT
Subrata Banik91e89c52019-11-01 18:30:01 +053043 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053044 select PMC_LOW_POWER_MODE_PROGRAM
Subrata Banik91e89c52019-11-01 18:30:01 +053045 select SOC_INTEL_COMMON
46 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
47 select SOC_INTEL_COMMON_BLOCK
48 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010049 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010050 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak72d94022021-07-01 08:25:11 -060051 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
52 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
Subrata Banik21974ab2020-10-31 21:40:43 +053053 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banik91e89c52019-11-01 18:30:01 +053054 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070055 select SOC_INTEL_COMMON_BLOCK_CNVI
Subrata Banik91e89c52019-11-01 18:30:01 +053056 select SOC_INTEL_COMMON_BLOCK_CPU
57 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010058 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczakc5316ec2020-05-29 15:20:56 -060059 select SOC_INTEL_COMMON_BLOCK_DTT
Nick Vaccaroef8258a2019-12-09 22:11:33 -080060 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Duncan Laurie7d971362020-11-05 10:09:58 -080061 select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY
Subrata Banik91e89c52019-11-01 18:30:01 +053062 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
63 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczaked042a92021-02-04 17:07:14 -070064 select SOC_INTEL_COMMON_BLOCK_IRQ
Furquan Shaikhf06d0462020-12-31 21:15:34 -080065 select SOC_INTEL_COMMON_BLOCK_MEMINIT
Duncan Lauriee997d852020-10-10 00:18:08 +000066 select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
Lean Sheng Tan75020002021-06-30 01:47:48 -070067 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
Subrata Banik91e89c52019-11-01 18:30:01 +053068 select SOC_INTEL_COMMON_BLOCK_SA
69 select SOC_INTEL_COMMON_BLOCK_SMM
70 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Duncan Laurie6f58b992020-08-28 19:44:42 +000071 select SOC_INTEL_COMMON_BLOCK_USB4
72 select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
Duncan Laurie2e9315c2020-10-27 10:29:16 -070073 select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
Karthikeyan Ramasubramanianfa9e8f92020-11-04 22:22:46 -070074 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053075 select SOC_INTEL_COMMON_FSP_RESET
Subrata Banik91e89c52019-11-01 18:30:01 +053076 select SOC_INTEL_COMMON_PCH_BASE
77 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikard2132462020-05-15 15:55:37 +053078 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Tim Wawrzynczak25d24522021-06-17 12:44:06 -060079 select SOC_INTEL_CSE_SET_EOP
Subrata Banik91e89c52019-11-01 18:30:01 +053080 select SSE2
81 select SUPPORT_CPU_UCODE_IN_CBFS
82 select TSC_MONOTONIC_TIMER
83 select UDELAY_TSC
84 select UDK_2017_BINDING
85 select DISPLAY_FSP_VERSION_INFO
86 select HECI_DISABLE_USING_SMM
87
Andy Pontd2f52ff2021-06-08 10:30:35 +010088config MAX_CPUS
89 int
Tim Crawfordf4962862021-08-30 13:08:36 -060090 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Andy Pontd2f52ff2021-06-08 10:30:35 +010091 default 8
92
Subrata Banik91e89c52019-11-01 18:30:01 +053093config DCACHE_RAM_BASE
94 default 0xfef00000
95
96config DCACHE_RAM_SIZE
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +053097 default 0x80000
Subrata Banik91e89c52019-11-01 18:30:01 +053098 help
99 The size of the cache-as-ram region required during bootblock
100 and/or romstage.
101
102config DCACHE_BSP_STACK_SIZE
103 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530104 default 0x40400
Subrata Banik91e89c52019-11-01 18:30:01 +0530105 help
106 The amount of anticipated stack usage in CAR by bootblock and
107 other stages. In the case of FSP_USES_CB_STACK default value will be
Aamir Bohra555c9b62020-03-23 10:13:10 +0530108 sum of FSP-M stack requirement(256KiB) and CB romstage stack requirement
109 (~1KiB).
Subrata Banik91e89c52019-11-01 18:30:01 +0530110
111config FSP_TEMP_RAM_SIZE
112 hex
Maulik V Vaghelae9b1e0f2019-12-16 16:39:53 +0530113 default 0x20000
Subrata Banik91e89c52019-11-01 18:30:01 +0530114 help
115 The amount of anticipated heap usage in CAR by FSP.
116 Refer to Platform FSP integration guide document to know
117 the exact FSP requirement for Heap setup.
118
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700119config CHIPSET_DEVICETREE
120 string
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600121 default "soc/intel/tigerlake/chipset_pch_h.cb" if SOC_INTEL_TIGERLAKE_PCH_H
Duncan Lauriea5bb31f2020-07-29 16:31:18 -0700122 default "soc/intel/tigerlake/chipset.cb"
123
Furquan Shaikhba75c4c2020-11-22 15:45:54 -0800124config EXT_BIOS_WIN_BASE
125 default 0xf8000000
126
127config EXT_BIOS_WIN_SIZE
128 default 0x2000000
129
Subrata Banik91e89c52019-11-01 18:30:01 +0530130config IFD_CHIPSET
131 string
Aamir Bohra555c9b62020-03-23 10:13:10 +0530132 default "tgl"
Subrata Banik91e89c52019-11-01 18:30:01 +0530133
134config IED_REGION_SIZE
135 hex
136 default 0x400000
137
138config HEAP_SIZE
139 hex
Duncan Laurieaab226c2020-06-08 17:36:21 -0700140 default 0x10000
Subrata Banik91e89c52019-11-01 18:30:01 +0530141
142config MAX_ROOT_PORTS
143 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600144 default 24 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530145 default 12
Subrata Banik91e89c52019-11-01 18:30:01 +0530146
Rizwan Qureshia9794602021-04-08 20:31:47 +0530147config MAX_PCIE_CLOCK_SRC
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800148 int
Jeremy Soller6b1b9ad2021-08-12 10:49:58 -0600149 default 16 if SOC_INTEL_TIGERLAKE_PCH_H
Aamir Bohra555c9b62020-03-23 10:13:10 +0530150 default 7
Ravi Sarawadi2fd49722019-12-16 23:41:36 -0800151
Subrata Banik91e89c52019-11-01 18:30:01 +0530152config SMM_TSEG_SIZE
153 hex
154 default 0x800000
155
156config SMM_RESERVED_SIZE
157 hex
158 default 0x200000
159
160config PCR_BASE_ADDRESS
161 hex
162 default 0xfd000000
163 help
164 This option allows you to select MMIO Base Address of sideband bus.
165
166config MMCONF_BASE_ADDRESS
Subrata Banik91e89c52019-11-01 18:30:01 +0530167 default 0xc0000000
168
169config CPU_BCLK_MHZ
170 int
171 default 100
172
173config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
174 int
175 default 120
176
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200177config CPU_XTAL_HZ
178 default 38400000
179
Subrata Banik91e89c52019-11-01 18:30:01 +0530180config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
181 int
182 default 133
183
184config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
185 int
Aamir Bohra555c9b62020-03-23 10:13:10 +0530186 default 4
Subrata Banik91e89c52019-11-01 18:30:01 +0530187
188config SOC_INTEL_I2C_DEV_MAX
189 int
190 default 6
191
192config SOC_INTEL_UART_DEV_MAX
193 int
194 default 3
195
196config CONSOLE_UART_BASE_ADDRESS
197 hex
Bora Guvendikc3c3e452020-11-13 21:35:19 -0800198 default 0xfe03e000
Subrata Banik91e89c52019-11-01 18:30:01 +0530199 depends on INTEL_LPSS_UART_FOR_CONSOLE
200
201# Clock divider parameters for 115200 baud rate
Ravi Sarawadi38387012019-12-19 15:04:58 -0800202# Baudrate = (UART source clcok * M) /(N *16)
203# TGL UART source clock: 120MHz
Subrata Banik91e89c52019-11-01 18:30:01 +0530204config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
205 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530206 default 0x25a
Subrata Banik91e89c52019-11-01 18:30:01 +0530207
208config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
209 hex
Aamir Bohra555c9b62020-03-23 10:13:10 +0530210 default 0x7fff
Subrata Banik91e89c52019-11-01 18:30:01 +0530211
Jes Klinkee046b712020-08-19 14:01:30 -0700212# Tiger Lake SoC requires at least 100us interrupt pulses in order to guarantee detection
213# in all low power states. Cr50 TPM, if used, needs to be told to generate longer pulses.
214config TPM_CR50
215 select CR50_USE_LONG_INTERRUPT_PULSES
216
Srinidhi N Kaushik74c16d02020-11-04 11:29:33 -0800217config VBT_DATA_SIZE_KB
218 int
219 default 9
220
Subrata Banik91e89c52019-11-01 18:30:01 +0530221config VBOOT
222 select VBOOT_SEPARATE_VERSTAGE
223 select VBOOT_MUST_REQUEST_DISPLAY
Subrata Banik91e89c52019-11-01 18:30:01 +0530224 select VBOOT_STARTS_IN_BOOTBLOCK
225 select VBOOT_VBNV_CMOS
226 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
227
Subrata Banik91e89c52019-11-01 18:30:01 +0530228config CBFS_SIZE
Subrata Banik91e89c52019-11-01 18:30:01 +0530229 default 0x200000
230
Felix Singer3e3c4562020-12-17 18:34:45 +0000231config FSP_TYPE_IOT
232 bool
233 default n
234 help
235 This option allows to select FSP IOT type from 3rdparty/fsp repo
236
237config FSP_TYPE_CLIENT
238 bool
239 default !FSP_TYPE_IOT
240 help
241 This option allows to select FSP CLIENT type from 3rdparty/fsp repo
242
Subrata Banik91e89c52019-11-01 18:30:01 +0530243config FSP_HEADER_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000244 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Include/" if FSP_TYPE_IOT
245 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Include/" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530246
247config FSP_FD_PATH
Felix Singer3e3c4562020-12-17 18:34:45 +0000248 default "3rdparty/fsp/TigerLakeFspBinPkg/TGL_IOT/Fsp.fd" if FSP_TYPE_IOT
249 default "3rdparty/fsp/TigerLakeFspBinPkg/Client/Fsp.fd" if FSP_TYPE_CLIENT
Subrata Banik91e89c52019-11-01 18:30:01 +0530250
Subrata Banik56626cf2020-02-27 19:39:22 +0530251config SOC_INTEL_TIGERLAKE_DEBUG_CONSENT
252 int "Debug Consent for TGL"
253 # USB DBC is more common for developers so make this default to 3 if
254 # SOC_INTEL_DEBUG_CONSENT=y
255 default 3 if SOC_INTEL_DEBUG_CONSENT
256 default 0
257 help
258 This is to control debug interface on SOC.
259 Setting non-zero value will allow to use DBC or DCI to debug SOC.
260 PlatformDebugConsent in FspmUpd.h has the details.
261
262 Desired platform debug type are
263 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
264 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
265 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530266
267config PRERAM_CBMEM_CONSOLE_SIZE
268 hex
Anil Kumar033038f2020-09-08 16:18:45 -0700269 default 0x2000
Brandon Breitenstein99b38a92019-12-19 23:12:58 -0800270
Furquan Shaikhf06d0462020-12-31 21:15:34 -0800271config DATA_BUS_WIDTH
272 int
273 default 128
274
275config DIMMS_PER_CHANNEL
276 int
277 default 2
278
279config MRC_CHANNEL_WIDTH
280 int
281 default 16
282
Francois Toguo15cbc3b2021-01-26 10:27:49 -0800283config SOC_INTEL_CRASHLOG
284 def_bool n
285 select SOC_INTEL_COMMON_BLOCK_CRASHLOG
286 select ACPI_BERT
287 help
288 Enables CrashLog.
289
Subrata Banik91e89c52019-11-01 18:30:01 +0530290endif